61. USB on-the-go full-speed (OTG_FS)

61.1 OTG_FS introduction

Portions Copyright (c) Synopsys, Inc. All rights reserved. Used with permission.

This section presents the architecture and the programming model of the OTG_FS controller.

The following acronyms are used throughout the section:

FSFull-speed
LSLow-speed
MACMedia access controller
OTGOn-the-go
PFCPacket FIFO controller
PHYPhysical layer
USBUniversal serial bus
UTMIUSB 2.0 Transceiver Macrocell interface (UTMI)
LPMLink power management
BCDBattery charging detector
HNPHost negotiation protocol
SRPSession request protocol

References are made to the following documents:

The USB OTG is a dual-role device (DRD) controller that supports both device and host functions and is fully compliant with the On-The-Go Supplement to the USB 2.0 Specification . It can also be configured as a host-only or device-only controller, fully compliant with the USB 2.0 Specification . OTG_FS supports the speeds defined in the Table 654: OTG_FS speeds supported below. The only external device required is a charge pump for V BUS in OTG mode.

Table 654. OTG_FS speeds supported

-HS (480 Mb/s)FS (12 Mb/s)LS (1.5 Mb/s)
Host mode-XX
Device mode-X-

61.2 OTG_FS main features

The main features can be divided into three categories: general, host-mode and device-mode features.

61.2.1 General features

The OTG_FS interface general features are the following:

61.2.2 Host-mode features

The OTG_FS interface main features and requirements in host-mode are the following:

61.2.3 Peripheral-mode features

The OTG_FS interface main features in peripheral-mode are the following:

61.3 OTG_FS implementation

Table 655. OTG_FS implementation (1)
USB featuresOTG_FS
Device bidirectional endpoints (including EP0)6
Host mode channels12
Size of dedicated SRAM1.2 Kbytes
USB 2.0 link power management (LPM) supportX
OTG revision supported2.0
Battery charging detection (BCD) supportX
Integrated PHYFS

1. "X" = supported, "-" = not supported, "FS" = supported in FS mode, "HS" = supported in HS mode.

61.4 OTG_FS functional description

61.4.1 OTG_FS block diagram

Figure 895. OTG_FS full-speed block diagram

Figure 895. OTG_FS full-speed block diagram. The diagram shows the internal architecture of the OTG_FS USB controller. At the top is a 'Cortex core' connected via an 'AHB peripheral' bus to the 'USB2.0 OTG FS core'. The 'Cortex core' also receives a 'USB Interrupt' from the core. The 'USB2.0 OTG FS core' is divided into two domains: 'System clock domain' and 'USB clock domain'. It is connected to 'Power and clock control' which provides 'USB suspend' and 'USB clock at 48 MHz'. The core is also connected to '1.25 Kbyte USB data FIFOs' via a 'RAM bus'. The 'USB2.0 OTG FS core' is connected to an 'OTG FS PHY' via 'UTMIFS'. The 'OTG FS PHY' has five pins: 'OTG_FS_DP', 'OTG_FS_DM', 'OTG_FS_ID', 'OTG_FS_VBUS' (labeled 'Universal serial bus'), and 'OTG_FS_SOF'. A small code 'MSV67524V2' is in the bottom right corner.
Figure 895. OTG_FS full-speed block diagram. The diagram shows the internal architecture of the OTG_FS USB controller. At the top is a 'Cortex core' connected via an 'AHB peripheral' bus to the 'USB2.0 OTG FS core'. The 'Cortex core' also receives a 'USB Interrupt' from the core. The 'USB2.0 OTG FS core' is divided into two domains: 'System clock domain' and 'USB clock domain'. It is connected to 'Power and clock control' which provides 'USB suspend' and 'USB clock at 48 MHz'. The core is also connected to '1.25 Kbyte USB data FIFOs' via a 'RAM bus'. The 'USB2.0 OTG FS core' is connected to an 'OTG FS PHY' via 'UTMIFS'. The 'OTG FS PHY' has five pins: 'OTG_FS_DP', 'OTG_FS_DM', 'OTG_FS_ID', 'OTG_FS_VBUS' (labeled 'Universal serial bus'), and 'OTG_FS_SOF'. A small code 'MSV67524V2' is in the bottom right corner.

61.4.2 OTG_FS pin and internal signals

Table 656. OTG_FS input/output pins

Signal nameSignal typeDescription
OTG_FS_DPDigital input/outputUSB OTG D+ line
OTG_FS_DMDigital input/outputUSB OTG D- line
OTG_FS_IDDigital inputUSB OTG ID
OTG_FS_VBUSAnalog inputUSB OTG VBUS
OTG_FS_SOFDigital outputUSB OTG SOF
Table 657. OTG_FS input/output signals
Signal nameSignal typeDescription
usb_sofDigital outputUSB OTG start-of-frame event for on chip peripherals
usb_wkupDigital outputUSB OTG wakeup event output
usb_gbl_itDigital outputUSB OTG global interrupt

61.4.3 OTG_FS core

The CPU reads and writes from/to the OTG core registers through the AHB peripheral bus. It is informed of USB events through the single USB OTG interrupt line described in Section 61.13: OTG_FS interrupts .

The CPU submits data over the USB by writing 32-bit words to dedicated OTG locations (push registers). The data are then automatically stored into Tx-data FIFOs configured within the USB data RAM. There is one Tx FIFO push register for each in-endpoint (peripheral mode) or out-channel (host mode).

The CPU receives the data from the USB by reading 32-bit words from dedicated OTG addresses (pop registers). The data are then automatically retrieved from a shared Rx FIFO configured within the 1.25-Kbyte USB data RAM. There is one Rx FIFO pop register for each out-endpoint or in-channel.

The USB protocol layer is driven by the serial interface engine (SIE) and serialized over the USB by the transceiver module within the on-chip physical layer (PHY).

Caution: To guarantee a correct operation for the USB OTG FS peripheral, the AHB frequency must be higher than 14.2 MHz.

61.4.4 Embedded full-speed OTG PHY connected to OTG_FS

The embedded full-speed OTG PHY is controlled by the OTG_FS core and conveys USB control & data signals through the full-speed subset of the UTMI+ Bus (UTMIFS). It provides the physical support to USB connectivity.

The full-speed OTG PHY includes the following components:

61.4.5 OTG detections

Additionally the OTG_FS uses the following functions:

61.5 OTG_FS dual role device (DRD)

Figure 896. OTG_FS A-B device connection

Figure 896. OTG_FS A-B device connection diagram. The diagram shows an STM32 microcontroller connected to a USB micro-AB connector. The STM32's VDD pin is connected to a 5 V to VDD voltage regulator. The regulator's output is connected to the STM32's VBUS pin and to the EN pin of an STMP2141STR current-limited power distribution switch. The STMP2141STR's output is connected to the 5 V Pwr pin of the USB micro-AB connector. The STM32's GPIO pin is connected to the Overcurrent pin of the STMP2141STR. The STM32's VBUS pin is connected to the VBUS pin of the USB micro-AB connector. The STM32's DM and DP pins are connected to the DM and DP pins of the USB micro-AB connector. The STM32's ID pin is connected to the ID pin of the USB micro-AB connector. The USB micro-AB connector's ID pin is connected to Vss. The STM32's OSC_IN and OSC_OUT pins are connected to an external crystal oscillator.
Figure 896. OTG_FS A-B device connection diagram. The diagram shows an STM32 microcontroller connected to a USB micro-AB connector. The STM32's VDD pin is connected to a 5 V to VDD voltage regulator. The regulator's output is connected to the STM32's VBUS pin and to the EN pin of an STMP2141STR current-limited power distribution switch. The STMP2141STR's output is connected to the 5 V Pwr pin of the USB micro-AB connector. The STM32's GPIO pin is connected to the Overcurrent pin of the STMP2141STR. The STM32's VBUS pin is connected to the VBUS pin of the USB micro-AB connector. The STM32's DM and DP pins are connected to the DM and DP pins of the USB micro-AB connector. The STM32's ID pin is connected to the ID pin of the USB micro-AB connector. The USB micro-AB connector's ID pin is connected to Vss. The STM32's OSC_IN and OSC_OUT pins are connected to an external crystal oscillator.
  1. 1. External voltage regulator only needed when building a VBUS powered device.
  2. 2. STMP2141STR needed only if the application has to support a VBUS powered device. A basic power switch can be used if 5 V are available on the application board.
  3. 3. VBUS/ID pin(s) where implemented (see Table 656: OTG_FS input/output pins ).

61.5.1 ID line detection

The host or peripheral (the default) role is assumed depending on the ID input pin. The ID line status is determined on plugging in the USB cable, depending on whether a MicroA or MicroB plug is connected to the micro-AB receptacle.

61.6 OTG_FS as a USB peripheral

This section gives the functional description of the OTG_FS in the USB peripheral mode. The OTG_FS works as an USB peripheral in the following circumstances:

Note: To build a bus-powered device implementation in case of the B-device or peripheral-only configuration, an external regulator has to be added, that generates the necessary power-supply from \( V_{BUS} \) .

Figure 897. OTG_FS peripheral-only connection

Figure 897: OTG_FS peripheral-only connection diagram. The diagram shows a microcontroller (STM32) connected to a USB micro connector. The microcontroller's VDD pin is connected to a 5V to VDD Voltage regulator. The regulator's output is connected to the microcontroller's VDD pin and to the EN pin of an STMP2141STR Current-limited power distribution switch. The switch's output is connected to the VBUS pin of the USB micro connector. The microcontroller's GPIO pins are connected to the DM and DP pins of the USB micro connector. The microcontroller's OSC_IN and OSC_OUT pins are connected to an external crystal. The microcontroller's GPIO + IRQ pins are connected to the Overcurrent pin of the switch. The microcontroller's VSS pin is connected to ground. The diagram is labeled MSV36916V2.
Figure 897: OTG_FS peripheral-only connection diagram. The diagram shows a microcontroller (STM32) connected to a USB micro connector. The microcontroller's VDD pin is connected to a 5V to VDD Voltage regulator. The regulator's output is connected to the microcontroller's VDD pin and to the EN pin of an STMP2141STR Current-limited power distribution switch. The switch's output is connected to the VBUS pin of the USB micro connector. The microcontroller's GPIO pins are connected to the DM and DP pins of the USB micro connector. The microcontroller's OSC_IN and OSC_OUT pins are connected to an external crystal. The microcontroller's GPIO + IRQ pins are connected to the Overcurrent pin of the switch. The microcontroller's VSS pin is connected to ground. The diagram is labeled MSV36916V2.
  1. 1. Use a regulator to build a bus-powered device.

61.6.1 Peripheral states

Powered state

The \( V_{BUS} \) input detects the B-session valid voltage by which the USB peripheral is allowed to enter the powered state (see USB2.0 section 9.1). The OTG_FS then automatically connects the DP pull-up resistor to signal full-speed device connection to the host and generates the session request interrupt (SRQINT bit in OTG_GINTSTS) to notify the powered state.

The \( V_{BUS} \) input also ensures that valid \( V_{BUS} \) levels are supplied by the host during USB operations. If a drop in \( V_{BUS} \) below B-session valid happens to be detected (for instance because of a power disturbance or if the host port has been switched off), the OTG_FS

automatically disconnects and the session end detected (SEDET bit in OTG_GOTGINT) interrupt is generated to notify that the OTG_FS has exited the powered state.

In the powered state, the OTG_FS expects to receive some reset signaling from the host. No other USB operation is possible. When a reset signaling is received the reset detected interrupt (USBRST in OTG_GINTSTS) is generated. When the reset signaling is complete, the enumeration done interrupt (ENUMDNE bit in OTG_GINTSTS) is generated and the OTG_FS enters the Default state.

Soft disconnect

The powered state can be exited by software with the soft disconnect feature. The DP pull-up resistor is removed by setting the soft disconnect bit in the device control register (SDIS bit in OTG_DCTL), causing a device disconnect detection interrupt on the host side even though the USB cable was not really removed from the host port.

Default state

In the Default state the OTG_FS expects to receive a SET_ADDRESS command from the host. No other USB operation is possible. When a valid SET_ADDRESS command is decoded on the USB, the application writes the corresponding number into the device address field in the device configuration register (DAD bit in OTG_DCFG). The OTG_FS then enters the address state and is ready to answer host transactions at the configured USB address.

Suspended state

The OTG_FS peripheral constantly monitors the USB activity. After counting 3 ms of USB idleness, the early suspend interrupt (ESUSP bit in OTG_GINTSTS) is issued, and confirmed 3 ms later, if appropriate, by the suspend interrupt (USBSUSP bit in OTG_GINTSTS). The device suspend bit is then automatically set in the device status register (SUSPSTS bit in OTG_DSTS) and the OTG_FS enters the suspended state.

The suspended state may optionally be exited by the device itself. In this case the application sets the remote wakeup signaling bit in the device control register (RWUSIG bit in OTG_DCTL) and clears it after 1 to 15 ms.

When a resume signaling is detected from the host, the resume interrupt (WKUPINT bit in OTG_GINTSTS) is generated and the device suspend bit is automatically cleared.

61.6.2 Peripheral endpoints

The OTG_FS core instantiates the following USB endpoints:

(OTG_DIEPINT0/OTG_DOEPINT0) registers. The available set of bits inside the control and transfer size registers slightly differs from that of other endpoints

Endpoint control

Endpoint transfer

The device endpoint-x transfer size registers (OTG_DIEPTSIZx/OTG_DOEPTSIZx) allow the application to program the transfer size parameters and read the transfer status. Programming must be done before setting the endpoint enable bit in the endpoint control register. Once the endpoint is enabled, these fields are read-only as the OTG_FS core updates them with the current transfer status.

The following transfer parameters can be programmed:

Endpoint status/interrupt

The device endpoint-x interrupt registers (OTG_DIEPINTx/OTG_DOEPINTx) indicate the status of an endpoint with respect to USB- and AHB-related events. The application must read these registers when the OUT endpoint interrupt bit or the IN endpoint interrupt bit in the core interrupt register (OEPINT bit in OTG_GINTSTS or IEPINT bit in OTG_GINTSTS, respectively) is set. Before the application can read these registers, it must first read the device all endpoints interrupt (OTG_DAINT) register to get the exact endpoint number for the device endpoint-x interrupt register. The application must clear the appropriate bit in this register to clear the corresponding bits in the OTG_DAINT and OTG_GINTSTS registers.

The peripheral core provides the following status checks and interrupt generation:

61.7 OTG_FS as a USB host

This section gives the functional description of the OTG_FS in the USB host mode. The OTG_FS works as a USB host in the following circumstances:

Automatic host mode direct from ID pin:

The ID pin is not always available, refer to product datasheet for available pins.

Manual forcing of host mode when not possible via ID pin:

The force host mode bit (FHMOD) in the OTG USB configuration register (OTG_GUSBCFG) forces the OTG_FS core to work as a USB host-only when required.

Note: On-chip 5 V \( V_{BUS} \) generation is not supported. For this reason, a charge pump or, if 5 V are available on the application board, a basic power switch must be added externally to drive the 5 V \( V_{BUS} \) line. The external charge pump can be driven by any GPIO output. This is required for the OTG A-host, A-device and host-only configurations.

Figure 898. OTG_FS host-only connection

Figure 898. OTG_FS host-only connection diagram. It shows a microcontroller block with pins VDD, GPIO, GPIO+IRQ, OSC_IN, and OSC_OUT. VDD is connected to a supply. GPIO connects to the EN pin of an STMPS2141STR power switch. GPIO+IRQ connects to the Overcurrent pin of the switch. The switch takes 5V input and outputs 5V Pwr to the VBUS pin of a USB Std-A connector. The microcontroller's DM and DP pins connect directly to the connector's DM and DP pins. The connector's Vss is grounded.
graph LR
    subgraph MCU [Microcontroller]
        VDD
        GPIO
        GPIO_IRQ[GPIO + IRQ]
        OSC_IN
        OSC_OUT
    end
    
    subgraph Switch [STMPS2141STR Power Switch]
        EN
        Overcurrent
        FiveV_In[5 V]
        FiveV_Pwr[5 V Pwr]
    end
    
    subgraph USB [USB Std-A connector]
        VBUS
        DM
        DP
        VSS
    end

    VDD --- Supply[VDD]
    GPIO --> EN
    Overcurrent --> GPIO_IRQ
    FiveV_In --- FiveV_Source[5 V]
    FiveV_Pwr --> VBUS
    MCU -- DM --> DM
    MCU -- DP --> DP
    VSS --- GND[Ground]
    OSC_IN --- Crystal
    OSC_OUT --- Crystal
Figure 898. OTG_FS host-only connection diagram. It shows a microcontroller block with pins VDD, GPIO, GPIO+IRQ, OSC_IN, and OSC_OUT. VDD is connected to a supply. GPIO connects to the EN pin of an STMPS2141STR power switch. GPIO+IRQ connects to the Overcurrent pin of the switch. The switch takes 5V input and outputs 5V Pwr to the VBUS pin of a USB Std-A connector. The microcontroller's DM and DP pins connect directly to the connector's DM and DP pins. The connector's Vss is grounded.

1. \( V_{DD} \) range is between 2 V and 3.6 V.

61.7.1 USB host states

Host port power

On-chip 5 V \( V_{BUS} \) generation is not supported. For this reason, a charge pump or, if 5 V are available on the application board, a basic power switch, must be added externally to drive the 5 V \( V_{BUS} \) line. The external charge pump can be driven by any GPIO output or via an I 2 C interface connected to an external PMIC (power management IC). When the application decides to power on \( V_{BUS} \) , it must also set the port power bit in the host port control and status register (PPWR bit in OTG_HPRT).

\( V_{BUS} \) valid

In Host mode, the VBUS sensing pin does not need to be connected to \( V_{BUS} \) .

The charge pump overcurrent flag can also be used to prevent electrical damage. Connect the overcurrent flag output from the charge pump to any GPIO input and configure it to

generate a port interrupt on the active level. The overcurrent ISR must promptly disable the V BUS generation and clear the port power bit.

Host detection of a peripheral connection

USB peripherals or B-device are detected as soon as they are connected. The OTG_FS core issues a host port interrupt triggered by the device connected bit in the host port control and status (PCDET bit in OTG_HPRT).

Host detection of peripheral a disconnection

The peripheral disconnection event triggers the disconnect detected interrupt (DISCINT bit in OTG_GINTSTS).

Host enumeration

After detecting a peripheral connection the host must start the enumeration process by sending USB reset and configuration commands to the new peripheral.

The application drives a USB reset signaling (single-ended zero) over the USB by keeping the port reset bit set in the host port control and status register (PRST bit in OTG_HPRT) for a minimum of 10 ms and a maximum of 20 ms. The application takes care of the timing count and then of clearing the port reset bit.

Once the USB reset sequence has completed, the host port interrupt is triggered by the port enable/disable change bit (PENCHNG bit in OTG_HPRT). This informs the application that the speed of the enumerated peripheral can be read from the port speed field in the host port control and status register (PSPD bit in OTG_HPRT) and that the host is starting to drive SOFs (FS) or Keep alives (LS). The host is now ready to complete the peripheral enumeration by sending peripheral configuration commands.

Host suspend

The application decides to suspend the USB activity by setting the port suspend bit in the host port control and status register (PSUSP bit in OTG_HPRT). The OTG_FS core stops sending SOFs and enters the suspended state.

The suspended state can be optionally exited on the remote device's initiative (remote wakeup). In this case the remote wakeup interrupt (WKUPINT bit in OTG_GINTSTS) is generated upon detection of a remote wakeup signaling, the port resume bit in the host port control and status register (PRES bit in OTG_HPRT) self-sets, and resume signaling is automatically driven over the USB. The application must time the resume window and then clear the port resume bit to exit the suspended state and restart the SOF.

If the suspended state is exited on the host initiative, the application must set the port resume bit to start resume signaling on the host port, time the resume window and finally clear the port resume bit.

61.7.2 Host channels

The OTG_FS core instantiates 12 host channels. Each host channel supports an USB host transfer (USB pipe). The host is not able to support more than 12 transfer requests at the same time. If more than 12 transfer requests are pending from the application, the host controller driver (HCD) must re-allocate channels when they become available from previous duty, that is, after receiving the transfer completed and channel halted interrupts.

Each host channel can be configured to support in/out and any type of periodic/nonperiodic transaction. Each host channel makes use of proper control (OTG_HCCHARx), transfer configuration (OTG_HCTSIZx) and status/interrupt (OTG_HCINTx) registers with associated mask (OTG_HCINTMSKx) registers.

Host channel control

Host channel transfer

The host channel transfer size registers (OTG_HCTSIZx) allow the application to program the transfer size parameters, and read the transfer status. Programming must be done before setting the channel enable bit in the host channel characteristics register. Once the endpoint is enabled the packet count field is read-only as the OTG_FS core updates it according to the current transfer status.

Host channel status/interrupt

The host channel-x interrupt register (OTG_HCINTx) indicates the status of an endpoint with respect to USB- and AHB-related events. The application must read these registers when the host channels interrupt bit in the core interrupt register (HCINT bit in OTG_GINTSTS) is set. Before the application can read these registers, it must first read the host all channels interrupt (OTG_HAINT) register to get the exact channel number for the host channel-x interrupt register. The application must clear the appropriate bit in this register to clear the corresponding bits in the OTG_HAINT and OTG_GINTSTS registers.

The mask bits for each interrupt source of each channel are also available in the OTG_HCINTMSKx register.

61.7.3 Host scheduler

The host core features a built-in hardware scheduler which is able to autonomously re-order and manage the USB transaction requests posted by the application. At the beginning of each frame the host executes the periodic (isochronous and interrupt) transactions first, followed by the nonperiodic (control and bulk) transactions to achieve the higher level of priority granted to the isochronous and interrupt transfer types by the USB specification.

The host processes the USB transactions through request queues (one for periodic and one for nonperiodic). Each request queue can hold up to 8 entries. Each entry represents a pending transaction request from the application, and holds the IN or OUT channel number along with other information to perform a transaction on the USB. The order in which the requests are written to the queue determines the sequence of the transactions on the USB interface.

At the beginning of each frame, the host processes the periodic request queue first, followed by the nonperiodic request queue. The host issues an incomplete periodic transfer interrupt (IPXFR bit in OTG_GINTSTS) if an isochronous or interrupt transaction scheduled for the current frame is still pending at the end of the current frame. The OTG_FS core is fully responsible for the management of the periodic and nonperiodic request queues. The periodic transmit FIFO and queue status register (OTG_HPTXSTS) and nonperiodic transmit FIFO and queue status register (OTG_HNPTXSTS) are read-only registers which can be used by the application to read the status of each request queue. They contain:

As request queues can hold a maximum of 8 entries each, the application can push to schedule host transactions in advance with respect to the moment they physically reach the SB for a maximum of 8 pending periodic transactions plus 8 pending non-periodic transactions.

To post a transaction request to the host scheduler (queue) the application must check that there is at least 1 entry available in the periodic (nonperiodic) request queue by reading the

PTXQSAV bits in the OTG_HNPTXSTS register or NPTQXSAV bits in the OTG_HNPTXSTS register.

61.8 OTG_FS SOF trigger

Figure 899. SOF connectivity (SOF trigger output to TIM and ITR1 connection)

Figure 899. SOF connectivity diagram showing the internal connections of the STM32 OTG_FS core. The diagram shows the STM32 block containing a TIM block with an ITR1 input and a SOFgen block with a SOF pulse output. The SOF pulse output is connected to an external audio control and also to the ITR1 input of the TIM block. The SOFgen block is connected to the USB micro-AB connector pins: VBUS, D-, D+, ID, and VSS (ground).
Figure 899. SOF connectivity diagram showing the internal connections of the STM32 OTG_FS core. The diagram shows the STM32 block containing a TIM block with an ITR1 input and a SOFgen block with a SOF pulse output. The SOF pulse output is connected to an external audio control and also to the ITR1 input of the TIM block. The SOFgen block is connected to the USB micro-AB connector pins: VBUS, D-, D+, ID, and VSS (ground).

The OTG_FS core provides means to monitor, track and configure SOF framing in the host and peripheral, as well as an SOF pulse output connectivity feature.

Such utilities are especially useful for adaptive audio clock generation techniques, where the audio peripheral needs to synchronize to the isochronous stream provided by the PC, or the host needs to trim its framing rate according to the requirements of the audio peripheral.

61.8.1 Host SOFs

In host mode the number of PHY clocks occurring between the generation of two consecutive SOF (FS) or Keep-alive (LS) tokens is programmable in the host frame interval register (HFIR), thus providing application control over the SOF framing period. An interrupt is generated at any start of frame (SOF bit in OTG_GINTSTS). The current frame number and the time remaining until the next SOF are tracked in the host frame number register (HFNUM).

A SOF pulse signal, is generated at any SOF starting token and with a width of 20 HCLK cycles. The SOF pulse is also internally connected to the input trigger of the timer, so that the input capture feature, the output compare feature and the timer can be triggered by the SOF pulse.

61.8.2 Peripheral SOFs

In device mode, the start of frame interrupt is generated each time an SOF token is received on the USB (SOF bit in OTG_GINTSTS). The corresponding frame number can be read from the device status register (FNSOF bit in OTG_DSTS). A SOF pulse signal with a width of 20 HCLK cycles is also generated. The SOF pulse signal is also internally connected to the TIM input trigger, so that the input capture feature, the output compare feature and the timer can be triggered by the SOF pulse.

The end of periodic frame interrupt (OTG_GINTSTS/EOPF) is used to notify the application when 80%, 85%, 90% or 95% of the time frame interval elapsed depending on the periodic frame interval field in the device configuration register (PFIVL bit in OTG_DCFG). This feature can be used to determine if all of the isochronous traffic for that frame is complete.

61.9 OTG_FS low-power modes

Table 658 below defines the STM32 low power modes and their compatibility with the OTG.

Table 658. Compatibility of STM32 low power modes with the OTG

ModeDescriptionUSB compatibility
RunMCU fully activeRequired when USB not in suspend state.
SleepUSB suspend exit causes the device to exit Sleep mode. Peripheral registers content is kept.Available while USB is in suspend state.
StopUSB suspend exit causes the device to exit Stop mode. Peripheral registers content is kept (1) .Available while USB is in suspend state.
StandbyPowered-down. The peripheral must be reinitialized after exiting Standby mode.Not compatible with USB applications.
  1. 1. Within Stop mode there are different possible settings. Some restrictions may also exist, refer to Section 6: Power control (PWR) to understand which (if any) restrictions apply when using OTG.

The following bits and procedures reduce power consumption.

The power consumption of the OTG PHY is controlled by the following bit(s) in the general core configuration register, depending on OTG revision supported.

Power reduction techniques are available while in the USB suspended state, when the USB session is not yet valid or the device is disconnected.

the USB clock switching activity is cut even if the system clock is kept running by the application for other purposes.

When the OTG_FS is in the USB suspended state, the application may decide to drastically reduce the overall power consumption by a complete shut down of all the clock sources in the system. USB System Stop is activated by first setting the Stop PHY clock bit and then configuring the system deep sleep mode in the power control system module (PWR).

The OTG_FS core automatically reactivates both system and USB clocks by asynchronous detection of remote wakeup (as an host) or resume (as a device) signaling on the USB.

To save dynamic power, the USB data FIFO is clocked only when accessed by the OTG_FS core.

61.10 OTG_FS Dynamic update of the OTG_HFIR register

The USB core embeds a dynamic trimming capability of SOF framing period in host mode allowing to synchronize an external device with the SOF frames.

When the OTG_HFIR register is changed within a current SOF frame, the SOF period correction is applied in the next frame as described in Figure 900 .

For a dynamic update, it is required to set RLDCTRL=1.

Figure 900. Updating OTG_HFIR dynamically (RLDCTRL = 1)

Timing diagram showing the dynamic update of the OTG_HFIR register. The diagram illustrates four signals over time: SOF reload (a periodic pulse), OTG_HFIR write (a pulse indicating a write), OTG_HFIR value (showing a change from 400 to 450), and Frame timer (showing the timing of SOF frames). The SOF reload signal is high during the write and value change. The OTG_HFIR value changes from 400 to 450. The Frame timer shows the timing of SOF frames, with the period increasing after the value change.

The diagram shows the relationship between the SOF reload signal, the OTG_HFIR write signal, the OTG_HFIR value, and the Frame timer. The SOF reload signal is a periodic pulse. The OTG_HFIR write signal is a pulse that occurs when the OTG_HFIR value is being updated. The OTG_HFIR value is shown as a sequence of numbers, starting at 400 and changing to 450. The Frame timer shows the timing of SOF frames, with the period increasing after the value change. The diagram is labeled 'ai18440b' in the bottom right corner.

Timing diagram showing the dynamic update of the OTG_HFIR register. The diagram illustrates four signals over time: SOF reload (a periodic pulse), OTG_HFIR write (a pulse indicating a write), OTG_HFIR value (showing a change from 400 to 450), and Frame timer (showing the timing of SOF frames). The SOF reload signal is high during the write and value change. The OTG_HFIR value changes from 400 to 450. The Frame timer shows the timing of SOF frames, with the period increasing after the value change.

61.11 OTG_FS data FIFOs

The USB system features 1.25 Kbytes of dedicated RAM with a sophisticated FIFO control mechanism. The packet FIFO controller module in the OTG_FS core organizes RAM space into Tx FIFOs into which the application pushes the data to be temporarily stored before the USB transmission, and into a single Rx FIFO where the data received from the USB are temporarily stored before retrieval (popped) by the application. The number of instructed FIFOs and how these are organized inside the RAM depends on the device's role. In peripheral mode an additional Tx FIFO is instructed for each active IN endpoint. Any FIFO size is software configured to better meet the application requirements.

61.11.1 Peripheral FIFO architecture

Figure 901. Device-mode FIFO address mapping and AHB FIFO access mapping

Diagram of Device-mode FIFO address mapping and AHB FIFO access mapping. It shows the mapping of IN endpoint Tx FIFOs and OUT endpoint Rx FIFOs to OTG registers. IN endpoints 0, 1, and x have dedicated control blocks and map to OTG_DIEPTXF0, OTG_DIEPTXF1, and OTG_DIEPTXFx respectively. OUT endpoints map to a single Rx FIFO controlled by OTG_GRXFSIZ.

The diagram illustrates the FIFO architecture for device mode. On the left, IN endpoint Tx FIFOs are shown with their corresponding AHB access and control blocks. IN endpoint Tx FIFO #x, IN endpoint Tx FIFO #1, and IN endpoint Tx FIFO #0 are accessed via D FIFO push from AHB and have dedicated control blocks (optional) that interface with the MAC. These map to a 'Single data FIFO' on the right, which contains 'Tx FIFO #x packet', 'Tx FIFO #1 packet', and 'Tx FIFO #0 packet'. These packets are mapped to OTG registers: OTG_DIEPTXFx[31:16], OTG_DIEPTXFx[15:0], OTG_DIEPTXF1[31:16], OTG_DIEPTXF1[15:0], OTG_DIEPTXF0[31:16], and OTG_DIEPTXF0[15:0]. Any OUT endpoint is accessed via D FIFO pop from AHB and has a dedicated control block (optional) that interfaces with the MAC via MAC push. This maps to 'Rx packets' in the 'Single data FIFO', which are mapped to the OTG_GRXFSIZ[15:0] register. A note indicates that A1=0 (Rx start address fixed to 0). The diagram is labeled MSV36929V1.

Diagram of Device-mode FIFO address mapping and AHB FIFO access mapping. It shows the mapping of IN endpoint Tx FIFOs and OUT endpoint Rx FIFOs to OTG registers. IN endpoints 0, 1, and x have dedicated control blocks and map to OTG_DIEPTXF0, OTG_DIEPTXF1, and OTG_DIEPTXFx respectively. OUT endpoints map to a single Rx FIFO controlled by OTG_GRXFSIZ.

Peripheral Rx FIFO

The OTG peripheral uses a single receive FIFO that receives the data directed to all OUT endpoints. Received packets are stacked back-to-back until free space is available in the Rx FIFO. The status of the received packet (which contains the OUT endpoint destination number, the byte count, the data PID and the validity of the received data) is also stored by the core on top of the data payload. When no more space is available, host transactions are NACKed and an interrupt is received on the addressed endpoint. The size of the receive FIFO is configured in the receive FIFO size register (OTG_GRXFSIZ).

The single receive FIFO architecture makes it more efficient for the USB peripheral to fill in the receive RAM buffer:

The application keeps receiving the Rx FIFO non-empty interrupt (RXFLVL bit in OTG_GINTSTS) as long as there is at least one packet available for download. It reads the packet information from the receive status read and pop register (OTG_GRXSTSP) and finally pops data off the receive FIFO by reading from the endpoint-related pop address.

Peripheral Tx FIFOs

The core has a dedicated FIFO for each IN endpoint. The application configures FIFO sizes by writing the endpoint 0 transmit FIFO size register (OTG_DIEPTXF0) for IN endpoint0 and the device IN endpoint transmit FIFOx registers (OTG_DIEPTXFx) for IN endpoint-x.

61.11.2 Host FIFO architecture

Figure 902. Host-mode FIFO address mapping and AHB FIFO access mapping

Diagram of Host-mode FIFO address mapping and AHB FIFO access mapping. It shows a 'Single data FIFO' divided into three sections: 'Periodic Tx packets', 'Non-periodic Tx packets', and 'Rx packets'. On the left, three control blocks ('Periodic Tx FIFO control (optional)', 'Non-periodic Tx FIFO control', and 'Rx FIFO control') are connected to the FIFO sections via a vertical bus. 'Any periodic channel DFIFO push access from AHB' connects to the Periodic Tx control, which has a 'MAC pop' arrow pointing to the Periodic Tx packets section. 'Any non-periodic channel DFIFO push access from AHB' connects to the Non-periodic Tx control, which has a 'MAC pop' arrow pointing to the Non-periodic Tx packets section. 'Any channel DFIFO pop access from AHB' connects to the Rx control, which has a 'MAC push' arrow pointing to the Rx packets section. On the right, configuration registers are listed: OTG_HPTXFSIZ[31:16] and OTG_HPTXFSIZ[15:0] for Periodic Tx packets; OTG_HNPTXFSIZ[31:16] and OTG_HNPTXFSIZ[15:0] for Non-periodic Tx packets; and OTG_GRXFSIZ[15:0] for Rx packets. A note indicates 'Rx start address fixed to 0 A1=0'. The diagram is labeled MSv36930V1.
Diagram of Host-mode FIFO address mapping and AHB FIFO access mapping. It shows a 'Single data FIFO' divided into three sections: 'Periodic Tx packets', 'Non-periodic Tx packets', and 'Rx packets'. On the left, three control blocks ('Periodic Tx FIFO control (optional)', 'Non-periodic Tx FIFO control', and 'Rx FIFO control') are connected to the FIFO sections via a vertical bus. 'Any periodic channel DFIFO push access from AHB' connects to the Periodic Tx control, which has a 'MAC pop' arrow pointing to the Periodic Tx packets section. 'Any non-periodic channel DFIFO push access from AHB' connects to the Non-periodic Tx control, which has a 'MAC pop' arrow pointing to the Non-periodic Tx packets section. 'Any channel DFIFO pop access from AHB' connects to the Rx control, which has a 'MAC push' arrow pointing to the Rx packets section. On the right, configuration registers are listed: OTG_HPTXFSIZ[31:16] and OTG_HPTXFSIZ[15:0] for Periodic Tx packets; OTG_HNPTXFSIZ[31:16] and OTG_HNPTXFSIZ[15:0] for Non-periodic Tx packets; and OTG_GRXFSIZ[15:0] for Rx packets. A note indicates 'Rx start address fixed to 0 A1=0'. The diagram is labeled MSv36930V1.

Host Rx FIFO

The host uses one receiver FIFO for all periodic and nonperiodic transactions. The FIFO is used as a receive buffer to hold the received data (payload of the received packet) from the USB until it is transferred to the system memory. Packets received from any remote IN endpoint are stacked back-to-back until free space is available. The status of each received packet with the host channel destination, byte count, data PID and validity of the received data are also stored into the FIFO. The size of the receive FIFO is configured in the receive FIFO size register (OTG_GRXFSIZ).

The single receive FIFO architecture makes it highly efficient for the USB host to fill in the receive data buffer:

The application receives the Rx FIFO not-empty interrupt as long as there is at least one packet available for download. It reads the packet information from the receive status read and pop register and finally pops the data off the receive FIFO.

Host Tx FIFOs

The host uses one transmit FIFO for all non-periodic (control and bulk) OUT transactions and one transmit FIFO for all periodic (isochronous and interrupt) OUT transactions. FIFOs are used as transmit buffers to hold the data (payload of the transmit packet) to be transmitted over the USB. The size of the periodic (nonperiodic) Tx FIFO is configured in the host periodic (nonperiodic) transmit FIFO size OTG_HPTXFSIZ / OTG_HNPTXFSIZ register.

The two Tx FIFO implementation derives from the higher priority granted to the periodic type of traffic over the USB frame. At the beginning of each frame, the built-in host scheduler processes the periodic request queue first, followed by the nonperiodic request queue.

The two transmit FIFO architecture provides the USB host with separate optimization for periodic and nonperiodic transmit data buffer management:

The OTG_FS core issues the periodic Tx FIFO empty interrupt (PTXFE bit in OTG_GINTSTS) as long as the periodic Tx FIFO is half or completely empty, depending on the value of the periodic Tx FIFO empty level bit in the AHB configuration register (PTXFELVL bit in OTG_GAHBCFG). The application can push the transmission data in advance as long as free space is available in both the periodic Tx FIFO and the periodic request queue. The host periodic transmit FIFO and queue status register (OTG_HPTXSTS) can be read to know how much space is available in both.

OTG_FS core issues the non periodic Tx FIFO empty interrupt (NPTXFE bit in OTG_GINTSTS) as long as the nonperiodic Tx FIFO is half or completely empty depending on the non periodic Tx FIFO empty level bit in the AHB configuration register (TXFELVL bit in OTG_GAHBCFG). The application can push the transmission data as long as free space is available in both the nonperiodic Tx FIFO and nonperiodic request queue. The host nonperiodic transmit FIFO and queue status register (OTG_HNPTXSTS) can be read to know how much space is available in both.

61.11.3 FIFO RAM allocation

Device mode

Receive FIFO RAM allocation: the application must allocate RAM for SETUP packets:

Device RxFIFO =

\( (5 * \text{number of control endpoints} + 8) + ((\text{largest USB packet used} / 4) + 1 \text{ for status information}) + (2 * \text{number of OUT endpoints}) + 1 \text{ for Global NAK} \)

Example: The MPS is 1,024 bytes for a periodic USB packet and 512 bytes for a non-periodic USB packet. There are three OUT endpoints, three IN endpoints, one control endpoint, and three host channels.

Device RxFIFO = \( (5 * 1 + 8) + ((1,024 / 4) + 1) + (2 * 4) + 1 = 279 \)

Transmit FIFO RAM allocation: the minimum RAM space required for each IN endpoint
Transmit FIFO is the maximum packet size for that particular IN endpoint.

Note: More space allocated in the transmit IN endpoint FIFO results in better performance on the USB.

Host mode

Receive FIFO RAM allocation:

Status information is written to the FIFO along with each received packet. Therefore, a minimum space of \( (\text{largest packet size} / 4) + 1 \) must be allocated to receive packets. If multiple isochronous channels are enabled, then at least two \( (\text{largest packet size} / 4) + 1 \) spaces must be allocated to receive back-to-back packets. Typically, two \( (\text{largest packet size} / 4) + 1 \) spaces are recommended so that when the previous packet is being transferred to the CPU, the USB can receive the subsequent packet.

Along with the last packet in the host channel, transfer complete status information is also pushed to the FIFO. So one location must be allocated for this.

Host RxFIFO = \( (\text{largest USB packet used} / 4) + 1 \text{ for status information} + 1 \text{ transfer complete} \)

Example: Host RxFIFO = \( ((1,024 / 4) + 1) + 1 = 258 \)

Transmit FIFO RAM allocation:

The minimum amount of RAM required for the host Non-periodic Transmit FIFO is the largest maximum packet size among all supported non-periodic OUT channels.

Typically, two largest packet sizes worth of space is recommended, so that when the current packet is under transfer to the USB, the CPU can get the next packet.

Non-Periodic TxFIFO = largest non-periodic USB packet used / 4

Example: Non-Periodic TxFIFO = \( (512 / 4) = 128 \)

The minimum amount of RAM required for host periodic Transmit FIFO is the largest maximum packet size out of all the supported periodic OUT channels. If there is at least one isochronous OUT endpoint, then the space must be at least two times the maximum packet size of that channel.

Host Periodic TxFIFO = largest periodic USB packet used / 4

Example: Host Periodic TxFIFO = \( (1,024 / 4) = 256 \)

Note: More space allocated in the Transmit Non-periodic FIFO results in better performance on the USB.

61.12 OTG_FS system performance

Best USB and system performance is achieved owing to the large RAM buffers, the highly configurable FIFO sizes, the quick 32-bit FIFO access through AHB push/pop registers and, especially, the advanced FIFO control mechanism. Indeed, this mechanism allows the OTG_FS to fill in the available RAM space at best regardless of the current USB sequence. With these features:

As the OTG_FS core is able to fill in the 1.25-Kbyte RAM buffer very efficiently, and as 1.25-Kbyte of transmit/receive data is more than enough to cover a full speed frame, the USB system is able to withstand the maximum full-speed data rate for up to one USB frame (1 ms) without any CPU intervention.

61.13 OTG_FS interrupts

When the OTG_FS controller is operating in one mode, either device or host, the application must not access registers from the other mode. If an illegal access occurs, a mode mismatch interrupt is generated and reflected in the core interrupt register (MMIS bit in the OTG_GINTSTS register). When the core switches from one mode to the other, the registers in the new mode of operation must be reprogrammed as they would be after a power-on reset.

Figure 903 shows the interrupt hierarchy.

Figure 903. Interrupt hierarchy

Interrupt hierarchy diagram for USB OTG_FS showing the flow from various interrupt sources through registers and logic gates to the global interrupt line.

The diagram illustrates the interrupt hierarchy for the USB OTG_FS controller. At the top, a 'Wakeup interrupt OTG_FS_WKUP' signal is shown. Below it, the 'Global interrupt OTG_FS' line is the output of an AND gate. This AND gate also takes inputs from an OR gate and the 'Global interrupt mask (bit 0)' from the 'OTG_AHBCFG' register. The OR gate's inputs come from an AND gate and the 'OTG_GOTGINT' register. The lower AND gate takes inputs from the 'OTG_GINTSTS' register and the 'OTG_GINTMSK' register. The 'OTG_GINTSTS' register is a 32-bit core register interrupt with the following bit fields: 31:26 (reserved), 25 (HINT), 24 (HPRTINT), 23:20 (reserved), 19 (OEPIF), 18 (IEPINT), 17:3 (reserved), 2 (OTGINT), and 1:0 (reserved). The hierarchy of interrupt sources is as follows:

MSV36921V4

Interrupt hierarchy diagram for USB OTG_FS showing the flow from various interrupt sources through registers and logic gates to the global interrupt line.

1. OTG_FS_WKUP becomes active (high state) when resume condition occurs during L1 SLEEP or L2 SUSPEND states.

61.14 OTG_FS control and status registers

By reading from and writing to the control and status registers (CSRs) through the AHB slave interface, the application controls the OTG_FS controller. These registers are 32 bits wide, and the addresses are 32-bit block aligned. The OTG_FS registers must be accessed by words (32 bits).

CSRs are classified as follows:

Only the core global, power and clock-gating, data FIFO access, and host port control and status registers can be accessed in both host and device modes. When the OTG_FS controller is operating in one mode, either device or host, the application must not access registers from the other mode. If an illegal access occurs, a mode mismatch interrupt is generated and reflected in the core interrupt register (MMIS bit in the OTG_GINTSTS register). When the core switches from one mode to the other, the registers in the new mode of operation must be reprogrammed as they would be after a power-on reset.

61.14.1 CSR memory map

The host and device mode registers occupy different addresses. All registers are implemented in the AHB clock domain.

Global CSR map

These registers are available in both host and device modes.

Table 659. Core global control and status registers (CSRs)

AcronymAddress offsetRegister name
OTG_GOTGCTL0x000Section 61.15.1: OTG control and status register (OTG_GOTGCTL)
OTG_GOTGINT0x004Section 61.15.2: OTG interrupt register (OTG_GOTGINT)
OTG_GAHBCFG0x008Section 61.15.3: OTG AHB configuration register (OTG_GAHBCFG)
OTG_GUSBCFG0x00CSection 61.15.4: OTG USB configuration register (OTG_GUSBCFG)
OTG_GRSTCTL0x010Section 61.15.5: OTG reset register (OTG_GRSTCTL)
OTG_GINTSTS0x014Section 61.15.6: OTG core interrupt register [alternate] (OTG_GINTSTS)
Section 61.15.7: OTG core interrupt register [alternate] (OTG_GINTSTS)
Table 659. Core global control and status registers (CSRs) (continued)
AcronymAddress offsetRegister name
OTG_GINTMSK0x018Section 61.15.8: OTG interrupt mask register [alternate] (OTG_GINTMSK)
Section 61.15.9: OTG interrupt mask register [alternate] (OTG_GINTMSK)
OTG_GRXSTSR0x01CSection 61.15.10: OTG receive status debug read [alternate] (OTG_GRXSTSR)
Section 61.15.11: OTG receive status debug read register [alternate] (OTG_GRXSTSR)
OTG_GRXSTSP0x020Section 61.15.12: OTG status read and pop registers [alternate] (OTG_GRXSTSP)
Section 61.15.13: OTG status read and pop registers [alternate] (OTG_GRXSTSP)
OTG_GRXFSIZ0x024Section 61.15.14: OTG receive FIFO size register (OTG_GRXFSIZ)
OTG_HNPTXFSIZ/
OTG_DIEPTXF0 (1)
0x028Section 61.15.15: OTG host non-periodic transmit FIFO size register [alternate] (OTG_HNPTXFSIZ)
Section 61.15.16: Endpoint 0 Transmit FIFO size [alternate] (OTG_DIEPTXF0)
OTG_HNPTXSTS0x02CSection 61.15.17: OTG non-periodic transmit FIFO/queue status register (OTG_HNPTXSTS)
OTG_GCCFG0x038Section 61.15.18: OTG general core configuration register (OTG_GCCFG)
OTG_CID0x03CSection 61.15.19: OTG core ID register (OTG_CID)
OTG_GLPMCFG0x54Section 61.15.20: OTG core LPM configuration register (OTG_GLPMCFG)
OTG_HPTXFSIZ0x100Section 61.15.21: OTG host periodic transmit FIFO size register (OTG_HPTXFSIZ)
OTG_DIEPTXFx0x104
0x108
...
0x114
Section 61.15.22: OTG device IN endpoint transmit FIFO x size register (OTG_DIEPTXFx)

1. The general rule is to use OTG_HNPTXFSIZ for host mode and OTG_DIEPTXF0 for device mode.

Host-mode CSR map

These registers must be programmed every time the core changes to host mode.

Table 660. Host-mode control and status registers (CSRs)
AcronymOffset addressRegister name
OTG_HCFG0x400Section 61.15.24: OTG host configuration register (OTG_HCFG)
OTG_HFIR0x404Section 61.15.25: OTG host frame interval register (OTG_HFIR)
OTG_HFNUM0x408Section 61.15.26: OTG host frame number/frame time remaining register (OTG_HFNUM)
Table 660. Host-mode control and status registers (CSRs) (continued)
AcronymOffset addressRegister name
OTG_HPTXSTS0x410Section 61.15.27: OTG Host periodic transmit FIFO/queue status register (OTG_HPTXSTS)
OTG_HAINT0x414Section 61.15.28: OTG host all channels interrupt register (OTG_HAINT)
OTG_HAINTMSK0x418Section 61.15.29: OTG host all channels interrupt mask register (OTG_HAINTMSK)
OTG_HPRT0x440Section 61.15.30: OTG host port control and status register (OTG_HPRT)
OTG_HCCHARx0x500
0x520
...
0x660
Section 61.15.31: OTG host channel x characteristics register (OTG_HCCHARx)
OTG_HCINTx0x508
0x528
....
0x668
Section 61.15.32: OTG host channel x interrupt register (OTG_HCINTx)
OTG_HCINTMSKx0x50C
0x52C
....
0x66C
Section 61.15.33: OTG host channel x interrupt mask register (OTG_HCINTMSKx)
OTG_HCTSIZx0x510
0x530
....
0x670
Section 61.15.34: OTG host channel x transfer size register (OTG_HCTSIZx)
Device-mode CSR map

These registers must be programmed every time the core changes to device mode.

Table 661. Device-mode control and status registers
AcronymOffset addressRegister name
OTG_DCFG0x800Section 61.15.36: OTG device configuration register (OTG_DCFG)
OTG_DCTL0x804Section 61.15.37: OTG device control register (OTG_DCTL)
OTG_DSTS0x808Section 61.15.38: OTG device status register (OTG_DSTS)
OTG_DIEPMSK0x810Section 61.15.39: OTG device IN endpoint common interrupt mask register (OTG_DIEPMSK)
OTG_DOEPMSK0x814Section 61.15.40: OTG device OUT endpoint common interrupt mask register (OTG_DOEPMSK)
OTG_DAINT0x818Section 61.15.41: OTG device all endpoints interrupt register (OTG_DAINT)

Table 661. Device-mode control and status registers (continued)

AcronymOffset addressRegister name
OTG_DAIN TMSK0x81CSection 61.15.42: OTG all endpoints interrupt mask register (OTG_DAIN TMSK)
OTG_DIEP EMPMSK0x834Section 61.15.43: OTG device IN endpoint FIFO empty interrupt mask register (OTG_DIEP EMPMSK)
OTG_DEACH INT0x838Section 61.15.44: OTG device each endpoint interrupt register (OTG_DEACH INT)
OTG_DEACH INTMSK0x83CSection 61.15.45: OTG device each endpoint interrupt mask register (OTG_DEACH INTMSK)
OTG_DIEP EACHM0x844Section 61.15.46: OTG device each IN endpoint-1 interrupt mask register (OTG_DIEP EACHM)
OTG_DOEPEACH MSK10x884Section 61.15.47: OTG device each OUT endpoint-1 interrupt mask register (OTG_DOEPEACH MSK1)
OTG_DIEPCTL00x900Section 61.15.48: OTG device control IN endpoint 0 control register (OTG_DIEPCTL0)
OTG_DIEPCTLx0x920
0x940
...
0x9A0
Section 61.15.49: OTG device IN endpoint x control register [alternate] (OTG_DIEPCTLx)
Section 61.15.50: OTG device IN endpoint x control register [alternate] (OTG_DIEPCTLx)
OTG_DIEPINTx0x908
0x928
....
0x988
Section 61.15.51: OTG device IN endpoint x interrupt register (OTG_DIEPINTx)
OTG_DIEPTSIZ00x910Section 61.15.52: OTG device IN endpoint 0 transfer size register (OTG_DIEPTSIZ0)
OTG_DTXFSTSx0x918
0x938
....
0x998
Section 61.15.53: OTG device IN endpoint transmit FIFO status register (OTG_DTXFSTSx)
OTG_DIEPTSIZx0x930
0x950
...
0x9B0
Section 61.15.54: OTG device IN endpoint x transfer size register (OTG_DIEPTSIZx)
OTG_DOEPCTL00xB00Section 61.15.55: OTG device control OUT endpoint 0 control register (OTG_DOEPCTL0)
OTG_DOEPINTx0xB08
0xB28
...
0xBA8
Section 61.15.56: OTG device OUT endpoint x interrupt register (OTG_DOEPINTx)

Table 661. Device-mode control and status registers (continued)

AcronymOffset addressRegister name
OTG_DOEPTSIZ00xB10Section 61.15.57: OTG device OUT endpoint 0 transfer size register (OTG_DOEPTSIZ0)
OTG_DOEPCTLx0xB20
0xB40
...
0xBA0
Section 61.15.58: OTG device OUT endpoint x control register [alternate] (OTG_DOEPCTLx)
Section 61.15.59: OTG device OUT endpoint x control register [alternate] (OTG_DOEPCTLx)
OTG_DOEPTSIZx0xB30
0xB50
...
0xBB0
Section 61.15.60: OTG device OUT endpoint x transfer size register (OTG_DOEPTSIZx)

Data FIFO (DFIFO) access register map

These registers, available in both host and device modes, are used to read or write the FIFO space for a specific endpoint or a channel, in a given direction. If a host channel is of type IN, the FIFO can only be read on the channel. Similarly, if a host channel is of type OUT, the FIFO can only be written on the channel.

Table 662. Data FIFO (DFIFO) access register map

FIFO access register sectionOffset addressAccess
Device IN endpoint 0/Host OUT Channel 0: DFIFO write access
Device OUT endpoint 0/Host IN Channel 0: DFIFO read access
0x1000–0x1FFCw
r
Device IN endpoint 1/Host OUT Channel 1: DFIFO write access
Device OUT endpoint 1/Host IN Channel 1: DFIFO read access
0x2000–0x2FFCw
r
.........
Device IN endpoint x (1) /Host OUT Channel x (1) : DFIFO write access
Device OUT endpoint x (1) /Host IN Channel x (1) : DFIFO read access
0xX000–0xXFFCw
r

1. Where x is 5 in device mode and 11 in host mode.

Power and clock gating CSR map

There is a single register for power and clock gating. It is available in both host and device modes.

Table 663. Power and clock gating control and status registers

AcronymOffset addressRegister name
OTG_PCGCCTL0xE00–0xE04Section 61.15.61: OTG power and clock gating control register (OTG_PCGCCTL)

61.15 OTG_FS registers

These registers are available in both host and device modes, and do not need to be reprogrammed when switching between these modes.

Bit values in the register descriptions are expressed in binary unless otherwise specified.

61.15.1 OTG control and status register (OTG_GOTGCTL)

The OTG_GOTGCTL register controls the behavior and reflects the status of the OTG function of the core.

Address offset: 0x000

Reset value: 0x0001 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.CUR
MOD
OTG
VER
BSVLDASVLDDBCTCID
STS
rrwrrrr
1514131211109876543210
Res.Res.Res.EHENRes.Res.Res.Res.BVALO
VAL
BVALO
EN
AVALO
VAL
AVALO
EN
VBVAL
OVAL
VBVAL
OEN
Res.Res.
rwrwrwrwrwrwrw

Bits 31:22 Reserved, must be kept at reset value.

Bit 21 CURMOD : Current mode of operation

Indicates the current mode (host or device).

0: Device mode

1: Host mode

Bit 20 OTGVER : OTG version

Selects the OTG revision.

0:OTG Version 1.3. OTG1.3 is obsolete for new product development.

1:OTG Version 2.0. In this version the core supports only data line pulsing for SRP.

Bit 19 BSVLD : B-session valid

Indicates the device mode transceiver status.

0: B-session is not valid.

1: B-session is valid.

In OTG mode, the user can use this bit to determine if the device is connected or disconnected.

Note: Only accessible in device mode.

Bit 18 ASVLD : A-session valid

Indicates the host mode transceiver status.

0: A-session is not valid

1: A-session is valid

Note: Only accessible in host mode.

Bit 17 DBCT : Long/short debounce time

Indicates the debounce time of a detected connection.

0: Long debounce time, used for physical connections (100 ms + 2.5 µs)

1: Short debounce time, used for soft connections (2.5 µs)

Note: Only accessible in host mode.

Bit 16 CIDSTS: Connector ID status

Indicates the connector ID status on a connect event.

0: The OTG_FS controller is in A-device mode

1: The OTG_FS controller is in B-device mode

Note: Accessible in both device and host modes.

Bits 15:13 Reserved, must be kept at reset value.

Bit 12 EHEN: Embedded host enable

It is used to select between OTG A device state machine and embedded host state machine.

0: OTG A device state machine is selected

1: Embedded host state machine is selected

Bits 11:8 Reserved, must be kept at reset value.

Bit 7 BVALOVAL: B-peripheral session valid override value.

This bit is used to set override value for Bvalid signal when BVALOEN bit is set.

0: Bvalid value is '0' when BVALOEN = 1

1: Bvalid value is '1' when BVALOEN = 1

Note: Only accessible in device mode.

Bit 6 BVALOEN: B-peripheral session valid override enable.

This bit is used to enable/disable the software to override the Bvalid signal using the BVALOVAL bit.

0: Override is disabled and Bvalid signal from the respective PHY selected is used internally by the core

1: Internally Bvalid received from the PHY is overridden with BVALOVAL bit value

Note: Only accessible in device mode.

Bit 5 AVALOVAL: A-peripheral session valid override value.

This bit is used to set override value for Avalid signal when AVALOEN bit is set.

0: Avalid value is '0' when AVALOEN = 1

1: Avalid value is '1' when AVALOEN = 1

Note: Only accessible in host mode.

Bit 4 AVALOEN: A-peripheral session valid override enable.

This bit is used to enable/disable the software to override the Avalid signal using the AVALOVAL bit.

0: Override is disabled and Avalid signal from the respective PHY selected is used internally by the core

1: Internally Avalid received from the PHY is overridden with AVALOVAL bit value

Note: Only accessible in host mode.

Bit 3 VBVALOVAL : V BUS valid override value.

This bit is used to set override value for vbusvalid signal when VBVALOEN bit is set.

0: vbusvalid value is '0' when VBVALOEN = 1

1: vbusvalid value is '1' when VBVALOEN = 1

Note: Only accessible in host mode.

Bit 2 VBVALOEN : V BUS valid override enable.

This bit is used to enable/disable the software to override the vbusvalid signal using the VBVALOVAL bit.

0: Override is disabled and vbusvalid signal from the respective PHY selected is used internally by the core

1: Internally vbusvalid received from the PHY is overridden with VBVALOVAL bit value

Note: Only accessible in host mode.

Bits 1:0 Reserved, must be kept at reset value.

61.15.2 OTG interrupt register (OTG_GOTGINT)

The application reads this register whenever there is an OTG interrupt and clears the bits in this register to clear the OTG interrupt.

Address offset: 0x004

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.ADTOCHGRes.Res.
rc_w1
1514131211109876543210
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.SEDETRes.Res.
rc_w1

Bits 31:19 Reserved, must be kept at reset value.

Bit 18 ADTOCHG : A-device timeout change

The core sets this bit to indicate that the A-device has timed out while waiting for the B-device to connect.

Note: Accessible in both device and host modes.

Bits 17:3 Reserved, must be kept at reset value.

Bit 2 SEDET : Session end detected

The core sets this bit to indicate that the level of the voltage on V BUS is no longer valid for a B-Peripheral session when V BUS < 0.8 V.

Note: Accessible in both device and host modes.

Bits 1:0 Reserved, must be kept at reset value.

61.15.3 OTG AHB configuration register (OTG_GAHBCFG)

This register can be used to configure the core after power-on or a change in mode. This register mainly contains AHB system-related configuration parameters. Do not change this register after the initial programming. The application must program this register before starting any transactions on either the AHB or the USB.

Address offset: 0x008

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
1514131211109876543210
Res.Res.Res.Res.Res.Res.Res.PTXFE LVLTXFE LVLRes.Res.Res.Res.Res.Res.GINT MSK
rwrwrw

Bits 31:9 Reserved, must be kept at reset value.

Bit 8 PTXFLVL : Periodic Tx FIFO empty level

Indicates when the periodic Tx FIFO empty interrupt bit in the OTG_GINTSTS register (PTXFE bit in OTG_GINTSTS) is triggered.

0: PTXFE (in OTG_GINTSTS) interrupt indicates that the Periodic Tx FIFO is half empty

1: PTXFE (in OTG_GINTSTS) interrupt indicates that the Periodic Tx FIFO is completely empty

Note: Only accessible in host mode.

Bit 7 TXFLVL : Tx FIFO empty level

Condition : device mode. This bit indicates when IN endpoint Transmit FIFO empty interrupt (TXFE in OTG_DIEPINTx) is triggered:

0: The TXFE (in OTG_DIEPINTx) interrupt indicates that the IN endpoint Tx FIFO is half empty

1: The TXFE (in OTG_DIEPINTx) interrupt indicates that the IN endpoint Tx FIFO is completely empty

Condition : host mode. This bit indicates when the nonperiodic Tx FIFO empty interrupt (NPTXFE bit in OTG_GINTSTS) is triggered:

0: The NPTXFE (in OTG_GINTSTS) interrupt indicates that the nonperiodic Tx FIFO is half empty

1: The NPTXFE (in OTG_GINTSTS) interrupt indicates that the nonperiodic Tx FIFO is completely empty

Bits 6:1 Reserved, must be kept at reset value.

Bit 0 GINTMSK : Global interrupt mask

The application uses this bit to mask or unmask the interrupt line assertion to itself. Irrespective of this bit's setting, the interrupt status registers are updated by the core.

0: Mask the interrupt assertion to the application.

1: Unmask the interrupt assertion to the application.

Note: Accessible in both device and host modes.

61.15.4 OTG USB configuration register (OTG_GUSBCFG)

This register can be used to configure the core after power-on or a changing to host mode or device mode. It contains USB and USB-PHY related configuration parameters. The application must program this register before starting any transactions on either the AHB or the USB. Do not make changes to this register after the initial programming.

Address offset: 0x00C

Reset value: 0x0000 1440

31302928272625242322212019181716
Res.FD MODFH MODRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
rwrw

1514131211109876543210
Res.Res.TRDT[3:0]Res.Res.Res.PHY SELRes.Res.Res.TOCAL[2:0]
rwrwrwrwrrwrwrw

Bit 31 Reserved, must be kept at reset value.

Bit 30 FDMOD : Force device mode

Writing a 1 to this bit, forces the core to device mode irrespective of the OTG_ID input pin.

0: Normal mode

1: Force device mode

After setting the force bit, the application must wait at least 25 ms before the change takes effect.

Note: Accessible in both device and host modes.

Bit 29 FHMOD : Force host mode

Writing a 1 to this bit, forces the core to host mode irrespective of the OTG_ID input pin.

0: Normal mode

1: Force host mode

After setting the force bit, the application must wait at least 25 ms before the change takes effect.

Note: Accessible in both device and host modes.

Bits 28:14 Reserved, must be kept at reset value.

Bits 13:10 TRDT[3:0] : USB turnaround time

These bits allows to set the turnaround time in PHY clocks. They must be configured according to Table 664: TRDT values , depending on the application AHB frequency. Higher TRDT values allow stretching the USB response time to IN tokens in order to compensate for longer AHB read access latency to the data FIFO.

Note: Only accessible in device mode.

Bits 9:7 Reserved, must be kept at reset value.

Bit 6 PHYSEL : Full Speed serial transceiver mode select

This bit is always 1 with read-only access.

Bits 5:3 Reserved, must be kept at reset value.

Bits 2:0 TOCAL[2:0] : FS timeout calibration

The number of PHY clocks that the application programs in this field is added to the full-speed interpacket timeout duration in the core to account for any additional delays introduced by the PHY. This can be required, because the delay introduced by the PHY in generating the line state condition can vary from one PHY to another.

The USB standard timeout value for full-speed operation is 16 to 18 (inclusive) bit times. The application must program this field based on the speed of enumeration. The number of bit times added per PHY clock is 0.25 bit times.

Table 664. TRDT values

AHB frequency range (MHz)TRDT minimum value
MinMax
14.2150xF
15160xE
1617.20xD
17.218.50xC
18.5200xB
2021.80xA
21.8240x9
2427.50x8
27.5320x7
32-0x6

61.15.5 OTG reset register (OTG_GRSTCTL)

The application uses this register to reset various hardware features inside the core.

Address offset: 0x010

Reset value: 0x8000 0000

31302928272625242322212019181716
AHB IDLRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
r
1514131211109876543210
Res.Res.Res.Res.Res.TXFNUM[4:0]TXF FLSHRXF FLSHRes.FCRSTPSRSTCSRST
rwrwrwrwrwrsrsrsrsrs
Bit 31 AHBIDL : AHB master idle

Indicates that the AHB master state machine is in the Idle condition.

Note: Accessible in both device and host modes.

Bits 30:11 Reserved, must be kept at reset value.

Bits 10:6 TXFNUM[4:0] : Tx FIFO number

This is the FIFO number that must be flushed using the Tx FIFO Flush bit. This field must not be changed until the core clears the Tx FIFO Flush bit.

Condition: host mode

00000: Non-periodic Tx FIFO flush

00001: Periodic Tx FIFO flush

10000: Flush all the transmit FIFOs

Condition: device mode

00000: Tx FIFO 0 flush

00001: Tx FIFO 1 flush

00010: Tx FIFO 2 flush

...

01111: Tx FIFO 15 flush

10000: Flush all the transmit FIFOs

Note: Accessible in both device and host modes.

Bit 5 TXFFLSH : Tx FIFO flush

This bit selectively flushes a single or all transmit FIFOs, but cannot do so if the core is in the midst of a transaction.

The application must write this bit only after checking that the core is neither writing to the Tx FIFO nor reading from the Tx FIFO. Verify using these registers:

Read—NAK Effective interrupt ensures the core is not reading from the FIFO

Write—AHBIDL bit in OTG_GRSTCTL ensures the core is not writing anything to the FIFO.

Flushing is normally recommended when FIFOs are reconfigured. FIFO flushing is also recommended during device endpoint disable. The application must wait until the core clears this bit before performing any operations. This bit takes eight clocks to clear, using the slower clock of phy_clk or hclk.

Note: Accessible in both device and host modes.

Bit 4 RXFFLSH : Rx FIFO flush

The application can flush the entire Rx FIFO using this bit, but must first ensure that the core is not in the middle of a transaction.

The application must only write to this bit after checking that the core is neither reading from the Rx FIFO nor writing to the Rx FIFO.

The application must wait until the bit is cleared before performing any other operations. This bit requires 8 clocks (slowest of PHY or AHB clock) to clear.

Note: Accessible in both device and host modes.

Bit 3 Reserved, must be kept at reset value.

Bit 2 FCRST: Host frame counter reset

The application writes this bit to reset the frame number counter inside the core. When the frame counter is reset, the subsequent SOF sent out by the core has a frame number of 0. When application writes '1' to the bit, it might not be able to read back the value as it gets cleared by the core in a few clock cycles.

Note: Only accessible in host mode.

Bit 1 PSRST: Partial soft reset

Resets the internal state machines but keeps the enumeration info. Could be used to recover some specific PHY errors.

Note: Accessible in both device and host modes.

Bit 0 CSRST: Core soft reset

Resets the HCLK and PHY clock domains as follows:

Clears the interrupts and all the CSR register bits except for the following bits:

All module state machines (except for the AHB slave unit) are reset to the Idle state, and all the transmit FIFOs and the receive FIFO are flushed.

Any transactions on the AHB Master are terminated as soon as possible, after completing the last data phase of an AHB transfer. Any transactions on the USB are terminated immediately. The application can write to this bit any time it wants to reset the core. This is a self-clearing bit and the core clears this bit after all the necessary logic is reset in the core, which can take several clocks, depending on the current state of the core. Once this bit has been cleared, the software must wait at least 3 PHY clocks before accessing the PHY domain (synchronization delay). The software must also check that bit 31 in this register is set to 1 (AHB Master is Idle) before starting any operation.

Typically, the software reset is used during software development and also when the user dynamically changes the PHY selection bits in the above listed USB configuration registers. When the user changes the PHY, the corresponding clock for the PHY is selected and used in the PHY domain. Once a new clock is selected, the PHY domain has to be reset for proper operation.

Note: Accessible in both device and host modes.

61.15.6 OTG core interrupt register [alternate] (OTG_GINTSTS)

Valid for Host mode, see next section for Device mode.

This register also indicates the current mode. To clear the interrupt status bits of the rc_w1 type, the application must write 1 into the bit.

This register interrupts the application for system-level events in the current mode (device mode or host mode).

The FIFO status interrupts are read-only; once software reads from or writes to the FIFO while servicing these interrupts, FIFO interrupt conditions are cleared automatically.

The application must clear the OTG_GINTSTS register at initialization before unmasking the interrupt bit to avoid any interrupts generated prior to initialization.

Address offset: 0x014

Reset value: 0x0400 0020

31302928272625242322212019181716
WKUP INTSRQ INTDISC INTCIDS CHGLPM INTPTXFEHCINTHPRT INTRST DETRes.IPXFRIISOI XFROEP INTIEPINTRes.Res.
rc_w1rc_w1rc_w1rc_w1rc_w1rrrrc_w1rc_w1rc_w1rr
1514131211109876543210
EOPFISOO DRPENUM DNEUSB RSTUSB SUSPESUSPRes.Res.GO NAK EFFGI NAK EFFNPTXF ERXF LVLSOFOTG INTMMISCMOD
rc_w1rc_w1rc_w1rc_w1rc_w1rc_w1rrrrrc_w1rrc_w1r

Bit 31 WKUPINT : Resume/remote wakeup detected interrupt

Wakeup interrupt during suspend(L2) or LPM(L1) state.

Note: Accessible in both device and host modes.

Bit 30 SRQINT : Session request/new session detected interrupt

In host mode, this interrupt is asserted when a session request is detected from the device.

In device mode, this interrupt is asserted when \( V_{BUS} \) is in the valid range for a B-peripheral device. Accessible in both device and host modes.

Bit 29 DISCINT : Disconnect detected interrupt

Asserted when a device disconnect is detected.

Note: Only accessible in host mode.

Bit 28 CIDSCHG : Connector ID status change

The core sets this bit when there is a change in connector ID status.

Note: Accessible in both device and host modes.

Bit 27 LPMINT: LPM interrupt

In device mode, this interrupt is asserted when the device receives an LPM transaction and responds with a non-ERRORed response.

In host mode, this interrupt is asserted when the device responds to an LPM transaction with a non-ERRORed response or when the host core has completed LPM transactions for the programmed number of times (RETRYCNT bit in OTG_GLPMCFG).

This field is valid only if the LPMEEN bit in OTG_GLPMCFG is set to 1.

Bit 26 PTXFE: Periodic Tx FIFO empty

Asserted when the periodic transmit FIFO is either half or completely empty and there is space for at least one entry to be written in the periodic request queue. The half or completely empty status is determined by the periodic Tx FIFO empty level bit in the OTG_GAHBCFG register (PTXFELVL bit in OTG_GAHBCFG).

Note: Only accessible in host mode.

Bit 25 HCINT: Host channels interrupt

The core sets this bit to indicate that an interrupt is pending on one of the channels of the core (in host mode). The application must read the OTG_HAINT register to determine the exact number of the channel on which the interrupt occurred, and then read the corresponding OTG_HCINTx register to determine the exact cause of the interrupt. The application must clear the appropriate status bit in the OTG_HCINTx register to clear this bit.

Note: Only accessible in host mode.

Bit 24 HPRTINT: Host port interrupt

The core sets this bit to indicate a change in port status of one of the OTG_FS controller ports in host mode. The application must read the OTG_HPRT register to determine the exact event that caused this interrupt. The application must clear the appropriate status bit in the OTG_HPRT register to clear this bit.

Note: Only accessible in host mode.

Bit 23 RSTDET: Reset detected interrupt

In device mode, this interrupt is asserted when a reset is detected on the USB in partial power-down mode when the device is in suspend.

Note: Only accessible in device mode.

Bit 22 Reserved, must be kept at reset value. Bit 21 IPXFR: Incomplete periodic transfer

In host mode, the core sets this interrupt bit when there are incomplete periodic transactions still pending, which are scheduled for the current frame.

Bit 20 IISOIXFR: Incomplete isochronous IN transfer

The core sets this interrupt to indicate that there is at least one isochronous IN endpoint on which the transfer is not completed in the current frame. This interrupt is asserted along with the End of periodic frame interrupt (EOPF) bit in this register.

Note: Only accessible in device mode.

Bit 19 OEPINT: OUT endpoint interrupt

The core sets this bit to indicate that an interrupt is pending on one of the OUT endpoints of the core (in device mode). The application must read the OTG_DAININT register to determine the exact number of the OUT endpoint on which the interrupt occurred, and then read the corresponding OTG_DOEPINTx register to determine the exact cause of the interrupt. The application must clear the appropriate status bit in the corresponding OTG_DOEPINTx register to clear this bit.

Note: Only accessible in device mode.

Bit 18 IEPINT: IN endpoint interrupt

The core sets this bit to indicate that an interrupt is pending on one of the IN endpoints of the core (in device mode). The application must read the OTG_DAINT register to determine the exact number of the IN endpoint on which the interrupt occurred, and then read the corresponding OTG_DIEPINTx register to determine the exact cause of the interrupt. The application must clear the appropriate status bit in the corresponding OTG_DIEPINTx register to clear this bit.

Note: Only accessible in device mode.

Bits 17:16 Reserved, must be kept at reset value.

Bit 15 EOPF: End of periodic frame interrupt

Indicates that the period specified in the periodic frame interval field of the OTG_DCFG register (PFIVL bit in OTG_DCFG) has been reached in the current frame.

Note: Only accessible in device mode.

Bit 14 ISOODRP: Isochronous OUT packet dropped interrupt

The core sets this bit when it fails to write an isochronous OUT packet into the Rx FIFO because the Rx FIFO does not have enough space to accommodate a maximum size packet for the isochronous OUT endpoint.

Note: Only accessible in device mode.

Bit 13 ENUMDNE: Enumeration done

The core sets this bit to indicate that speed enumeration is complete. The application must read the OTG_DSTS register to obtain the enumerated speed.

Note: Only accessible in device mode.

Bit 12 USBRST: USB reset

The core sets this bit to indicate that a reset is detected on the USB.

Note: Only accessible in device mode.

Bit 11 USBSUSP: USB suspend

The core sets this bit to indicate that a suspend was detected on the USB. The core enters the suspended state when there is no activity on the data lines for an extended period of time.

Note: Only accessible in device mode.

Bit 10 ESUSP: Early suspend

The core sets this bit to indicate that an Idle state has been detected on the USB for 3 ms.

Note: Only accessible in device mode.

Bits 9:8 Reserved, must be kept at reset value.

Bit 7 GONAKEFF: Global OUT NAK effective

Indicates that the Set global OUT NAK bit in the OTG_DCTL register (SGONAK bit in OTG_DCTL), set by the application, has taken effect in the core. This bit can be cleared by writing the Clear global OUT NAK bit in the OTG_DCTL register (CGONAK bit in OTG_DCTL).

Note: Only accessible in device mode.

Bit 6 GINAKEFF: Global IN non-periodic NAK effective

Indicates that the Set global non-periodic IN NAK bit in the OTG_DCTL register (SGINAK bit in OTG_DCTL), set by the application, has taken effect in the core. That is, the core has sampled the Global IN NAK bit set by the application. This bit can be cleared by clearing the Clear global non-periodic IN NAK bit in the OTG_DCTL register (CGINAK bit in OTG_DCTL).

This interrupt does not necessarily mean that a NAK handshake is sent out on the USB. The STALL bit takes precedence over the NAK bit.

Note: Only accessible in device mode.

Bit 5 NPTXFE: Non-periodic Tx FIFO empty

This interrupt is asserted when the non-periodic Tx FIFO is either half or completely empty, and there is space for at least one entry to be written to the non-periodic transmit request queue. The half or completely empty status is determined by the non-periodic Tx FIFO empty level bit in the OTG_GAHBCFG register (TXFELVL bit in OTG_GAHBCFG).

Note: Accessible in host mode only.

Bit 4 RXFLVL: Rx FIFO non-empty

Indicates that there is at least one packet pending to be read from the Rx FIFO.

Note: Accessible in both host and device modes.

Bit 3 SOF: Start of frame

In host mode, the core sets this bit to indicate that an SOF (FS), or Keep-Alive (LS) is transmitted on the USB. The application must write a 1 to this bit to clear the interrupt.

In device mode, in the core sets this bit to indicate that an SOF token has been received on the USB. The application can read the OTG_DSTS register to get the current frame number.

This interrupt is seen only when the core is operating in FS.

Note: This register may return '1' if read immediately after power on reset. If the register bit reads '1' immediately after power on reset it does not indicate that an SOF has been sent (in case of host mode) or SOF has been received (in case of device mode). The read value of this interrupt is valid only after a valid connection between host and device is established. If the bit is set after power on reset the application can clear the bit.

Note: Accessible in both host and device modes.

Bit 2 OTGINT: OTG interrupt

The core sets this bit to indicate an OTG protocol event. The application must read the OTG interrupt status (OTG_GOTGINT) register to determine the exact event that caused this interrupt. The application must clear the appropriate status bit in the OTG_GOTGINT register to clear this bit.

Note: Accessible in both host and device modes.

Bit 1 MMIS: Mode mismatch interrupt

The core sets this bit when the application is trying to access:

The register access is completed on the AHB with an OKAY response, but is ignored by the core internally and does not affect the operation of the core.

Note: Accessible in both host and device modes.

Bit 0 CMOD: Current mode of operation

Indicates the current mode.

0: Device mode

1: Host mode

Note: Accessible in both host and device modes.

61.15.7 OTG core interrupt register [alternate] (OTG_GINTSTS)

Valid for Device mode, see previous section for Host mode.

This register also indicates the current mode. To clear the interrupt status bits of the rc_w1 type, the application must write 1 into the bit.

This register interrupts the application for system-level events in the current mode (device mode or host mode).

The FIFO status interrupts are read-only; once software reads from or writes to the FIFO while servicing these interrupts, FIFO interrupt conditions are cleared automatically.

The application must clear the OTG_GINTSTS register at initialization before unmasking the interrupt bit to avoid any interrupts generated prior to initialization.

Address offset: 0x014

Reset value: 0x0400 0020

31302928272625242322212019181716
WKUP INTSRQ INTDISC INTCIDS CHGLPM INTPTXFEHCINTHPRT INTRST DETRes.IN COMP ISO OUTIISOI XFROEP INTIEPINTRes.Res.
rc_w1rc_w1rc_w1rc_w1rc_w1rrrrc_w1rc_w1rc_w1rr

1514131211109876543210
EOPFISOO DRPENUM DNEUSB RSTUSB SUSPESUSPRes.Res.GO NAK EFFGI NAK EFFNPTXF ERXF LVLSOFOTG INTMMISCMOD
rc_w1rc_w1rc_w1rc_w1rc_w1rc_w1rrrrrc_w1rrc_w1r

Bit 31 WKUPINT : Resume/remote wakeup detected interrupt

Wakeup interrupt during suspend(L2) or LPM(L1) state.

– During suspend(L2):

In device mode, this interrupt is asserted when a resume is detected on the USB. In host mode, this interrupt is asserted when a remote wakeup is detected on the USB.

– During LPM(L1):

This interrupt is asserted for either host initiated resume or device initiated remote wakeup on USB.

Note: Accessible in both device and host modes.

Bit 30 SRQINT : Session request/new session detected interrupt

In host mode, this interrupt is asserted when a session request is detected from the device.

In device mode, this interrupt is asserted when V BUS is in the valid range for a B-peripheral device. Accessible in both device and host modes.

Bit 29 DISCINT : Disconnect detected interrupt

Asserted when a device disconnect is detected.

Note: Only accessible in host mode.

Bit 28 CID SCHG : Connector ID status change

The core sets this bit when there is a change in connector ID status.

Note: Accessible in both device and host modes.

Bit 27 LPMINT: LPM interrupt

In device mode, this interrupt is asserted when the device receives an LPM transaction and responds with a non-ERRORed response.

In host mode, this interrupt is asserted when the device responds to an LPM transaction with a non-ERRORed response or when the host core has completed LPM transactions for the programmed number of times (RETRYCNT bit in OTG_GLPMCFG).

This field is valid only if the LPMEN bit in OTG_GLPMCFG is set to 1.

Bit 26 PTXFE: Periodic Tx FIFO empty

Asserted when the periodic transmit FIFO is either half or completely empty and there is space for at least one entry to be written in the periodic request queue. The half or completely empty status is determined by the periodic Tx FIFO empty level bit in the OTG_GAHBCFG register (PTXFELVL bit in OTG_GAHBCFG).

Note: Only accessible in host mode.

Bit 25 HCINT: Host channels interrupt

The core sets this bit to indicate that an interrupt is pending on one of the channels of the core (in host mode). The application must read the OTG_HAINT register to determine the exact number of the channel on which the interrupt occurred, and then read the corresponding OTG_HCINTx register to determine the exact cause of the interrupt. The application must clear the appropriate status bit in the OTG_HCINTx register to clear this bit.

Note: Only accessible in host mode.

Bit 24 HPRTINT: Host port interrupt

The core sets this bit to indicate a change in port status of one of the OTG_FS controller ports in host mode. The application must read the OTG_HPRT register to determine the exact event that caused this interrupt. The application must clear the appropriate status bit in the OTG_HPRT register to clear this bit.

Note: Only accessible in host mode.

Bit 23 RSTDET: Reset detected interrupt

In device mode, this interrupt is asserted when a reset is detected on the USB in partial power-down mode when the device is in suspend.

Note: Only accessible in device mode.

Bit 22 Reserved, must be kept at reset value. Bit 21 INCOMPISOOUT: Incomplete isochronous OUT transfer

In device mode, the core sets this interrupt to indicate that there is at least one isochronous OUT endpoint on which the transfer is not completed in the current frame. This interrupt is asserted along with the End of periodic frame interrupt (EOPF) bit in this register.

Bit 20 IISOIXFR: Incomplete isochronous IN transfer

The core sets this interrupt to indicate that there is at least one isochronous IN endpoint on which the transfer is not completed in the current frame. This interrupt is asserted along with the End of periodic frame interrupt (EOPF) bit in this register.

Note: Only accessible in device mode.

Bit 19 OEPINT: OUT endpoint interrupt

The core sets this bit to indicate that an interrupt is pending on one of the OUT endpoints of the core (in device mode). The application must read the OTG_DAINT register to determine the exact number of the OUT endpoint on which the interrupt occurred, and then read the corresponding OTG_DOEPINTx register to determine the exact cause of the interrupt. The application must clear the appropriate status bit in the corresponding OTG_DOEPINTx register to clear this bit.

Note: Only accessible in device mode.

Bit 18 IEPINT: IN endpoint interrupt

The core sets this bit to indicate that an interrupt is pending on one of the IN endpoints of the core (in device mode). The application must read the OTG_DAINT register to determine the exact number of the IN endpoint on which the interrupt occurred, and then read the corresponding OTG_DIEPINTx register to determine the exact cause of the interrupt. The application must clear the appropriate status bit in the corresponding OTG_DIEPINTx register to clear this bit.

Note: Only accessible in device mode.

Bits 17:16 Reserved, must be kept at reset value.

Bit 15 EOPF: End of periodic frame interrupt

Indicates that the period specified in the periodic frame interval field of the OTG_DCFG register (PFIVL bit in OTG_DCFG) has been reached in the current frame.

Note: Only accessible in device mode.

Bit 14 ISOODRP: Isochronous OUT packet dropped interrupt

The core sets this bit when it fails to write an isochronous OUT packet into the Rx FIFO because the Rx FIFO does not have enough space to accommodate a maximum size packet for the isochronous OUT endpoint.

Note: Only accessible in device mode.

Bit 13 ENUMDNE: Enumeration done

The core sets this bit to indicate that speed enumeration is complete. The application must read the OTG_DSTS register to obtain the enumerated speed.

Note: Only accessible in device mode.

Bit 12 USBRST: USB reset

The core sets this bit to indicate that a reset is detected on the USB.

Note: Only accessible in device mode.

Bit 11 USBSUSP: USB suspend

The core sets this bit to indicate that a suspend was detected on the USB. The core enters the suspended state when there is no activity on the data lines for an extended period of time.

Note: Only accessible in device mode.

Bit 10 ESUSP: Early suspend

The core sets this bit to indicate that an Idle state has been detected on the USB for 3 ms.

Note: Only accessible in device mode.

Bits 9:8 Reserved, must be kept at reset value.

Bit 7 GONAKEFF: Global OUT NAK effective

Indicates that the Set global OUT NAK bit in the OTG_DCTL register (SGONAK bit in OTG_DCTL), set by the application, has taken effect in the core. This bit can be cleared by writing the Clear global OUT NAK bit in the OTG_DCTL register (CGONAK bit in OTG_DCTL).

Note: Only accessible in device mode.

Bit 6 GINAKEFF: Global IN non-periodic NAK effective

Indicates that the Set global non-periodic IN NAK bit in the OTG_DCTL register (SGINAK bit in OTG_DCTL), set by the application, has taken effect in the core. That is, the core has sampled the Global IN NAK bit set by the application. This bit can be cleared by clearing the Clear global non-periodic IN NAK bit in the OTG_DCTL register (CGINAK bit in OTG_DCTL).

This interrupt does not necessarily mean that a NAK handshake is sent out on the USB. The STALL bit takes precedence over the NAK bit.

Note: Only accessible in device mode.

Bit 5 NPTXFE: Non-periodic Tx FIFO empty

This interrupt is asserted when the non-periodic Tx FIFO is either half or completely empty, and there is space for at least one entry to be written to the non-periodic transmit request queue. The half or completely empty status is determined by the non-periodic Tx FIFO empty level bit in the OTG_GAHBCFG register (TXFELVL bit in OTG_GAHBCFG).

Note: Accessible in host mode only.

Bit 4 RXFLVL: Rx FIFO non-empty

Indicates that there is at least one packet pending to be read from the Rx FIFO.

Note: Accessible in both host and device modes.

Bit 3 SOF: Start of frame

In host mode, the core sets this bit to indicate that an SOF (FS), or Keep-Alive (LS) is transmitted on the USB. The application must write a 1 to this bit to clear the interrupt.

In device mode, in the core sets this bit to indicate that an SOF token has been received on the USB. The application can read the OTG_DSTS register to get the current frame number. This interrupt is seen only when the core is operating in FS.

Note: This register may return '1' if read immediately after power on reset. If the register bit reads '1' immediately after power on reset it does not indicate that an SOF has been sent (in case of host mode) or SOF has been received (in case of device mode). The read value of this interrupt is valid only after a valid connection between host and device is established. If the bit is set after power on reset the application can clear the bit.

Note: Accessible in both host and device modes.

Bit 2 OTGINT: OTG interrupt

The core sets this bit to indicate an OTG protocol event. The application must read the OTG interrupt status (OTG_GOTGINT) register to determine the exact event that caused this interrupt. The application must clear the appropriate status bit in the OTG_GOTGINT register to clear this bit.

Note: Accessible in both host and device modes.

Bit 1 MMIS: Mode mismatch interrupt

The core sets this bit when the application is trying to access:

The register access is completed on the AHB with an OKAY response, but is ignored by the core internally and does not affect the operation of the core.

Note: Accessible in both host and device modes.

Bit 0 CMOD: Current mode of operation

Indicates the current mode.

0: Device mode

1: Host mode

Note: Accessible in both host and device modes.

61.15.8 OTG interrupt mask register [alternate] (OTG_GINTMSK)

Valid for Host mode, see next section for Device mode.

This register works with the core interrupt register to interrupt the application. When an interrupt bit is masked, the interrupt associated with that bit is not generated. However, the core interrupt (OTG_GINTSTS) register bit corresponding to that interrupt is still set.

Address offset: 0x018

Reset value: 0x0000 0000

31302928272625242322212019181716
WUIMSRQIMDISC INTCIDSC HGMLPMIN TMPTXFEMHCIMPRTIMRes.Res.IPXFR MRes.Res.Res.Res.Res.
rwrwrwrwrwrwrwrwrc_w1
1514131211109876543210
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.NPTXF EMRXFLV LMSOFMOTGIN TMMISMRes.
rwrwrwrwrw

Bit 31 WUIM : Resume/remote wakeup detected interrupt mask

Bit 30 SRQIM : Session request/new session detected interrupt mask

Bit 29 DISCINT : Disconnect detected interrupt mask

Bit 28 CIDSCHGM : Connector ID status change mask

Bit 27 LPMINTM : LPM interrupt mask

Bit 26 PTXFEM : Periodic Tx FIFO empty mask

Bit 25 HCIM : Host channels interrupt mask

Bit 24 PRTIM : Host port interrupt mask

Bits 23:22 Reserved, must be kept at reset value.

Bit 21 IPXFRM : Incomplete periodic transfer mask

Bits 20:6 Reserved, must be kept at reset value.

Bit 5 NPTXFEM : Non-periodic Tx FIFO empty mask

0: Masked interrupt
1: Unmasked interrupt

Bit 4 RXFLVLM : Receive FIFO non-empty mask

0: Masked interrupt
1: Unmasked interrupt

Bit 3 SOFM : Start of frame mask

0: Masked interrupt
1: Unmasked interrupt

Bit 2 OTGINT : OTG interrupt mask

0: Masked interrupt
1: Unmasked interrupt

Bit 1 MMISM : Mode mismatch interrupt mask

0: Masked interrupt
1: Unmasked interrupt

Bit 0 Reserved, must be kept at reset value.

61.15.9 OTG interrupt mask register [alternate] (OTG_GINTMSK)

Valid for Device mode, see previous section for Host mode.

This register works with the core interrupt register to interrupt the application. When an interrupt bit is masked, the interrupt associated with that bit is not generated. However, the core interrupt (OTG_GINTSTS) register bit corresponding to that interrupt is still set.

Address offset: 0x018

Reset value: 0x0000 0000

31302928272625242322212019181716
WUIMSRQIMRes.CIDSC
HGM
LPMIN
TM
Res.Res.Res.RSTDE
TM
Res.IISOX
FRM
IISOIX
FRM
OEPIN
T
IEPINTRes.Res.
rwrwrwrwrwrwrwrwrw

1514131211109876543210
EOPF
M
ISOOD
RPM
ENUM
DNEM
USBRST
T
USBSPM
SPM
ESUSP
M
Res.Res.GONA
KEFFM
GINAK
EFFM
Res.RXFLV
LM
SOFMOTGIN
T
MMISMRes.
rwrwrwrwrwrwrwrwrwrwrwrw

Bit 31 WUIM : Resume/remote wakeup detected interrupt mask

0: Masked interrupt
1: Unmasked interrupt

Note: Accessible in both host and device modes.

Bit 30 SRQIM : Session request/new session detected interrupt mask

0: Masked interrupt
1: Unmasked interrupt

Note: Accessible in both host and device modes.

Bit 29 Reserved, must be kept at reset value.

  1. Bit 28 CIDSCHGM : Connector ID status change mask
    0: Masked interrupt
    1: Unmasked interrupt
    Note: Accessible in both host and device modes.
  2. Bit 27 LPMINTM : LPM interrupt mask
    0: Masked interrupt
    1: Unmasked interrupt
    Note: Accessible in both host and device modes.
  3. Bits 26:24 Reserved, must be kept at reset value.
  4. Bit 23 RSTDETM : Reset detected interrupt mask
    0: Masked interrupt
    1: Unmasked interrupt
  5. Bit 22 Reserved, must be kept at reset value.
  6. Bit 21 IISOOXFRM : Incomplete isochronous OUT transfer mask
    0: Masked interrupt
    1: Unmasked interrupt
  7. Bit 20 IISOIXFRM : Incomplete isochronous IN transfer mask
    0: Masked interrupt
    1: Unmasked interrupt
  8. Bit 19 OEPINT : OUT endpoints interrupt mask
    0: Masked interrupt
    1: Unmasked interrupt
  9. Bit 18 IEPINT : IN endpoints interrupt mask
    0: Masked interrupt
    1: Unmasked interrupt
  10. Bits 17:16 Reserved, must be kept at reset value.
  11. Bit 15 EOPFM : End of periodic frame interrupt mask
    0: Masked interrupt
    1: Unmasked interrupt
  12. Bit 14 ISOODRPM : Isochronous OUT packet dropped interrupt mask
    0: Masked interrupt
    1: Unmasked interrupt
  13. Bit 13 ENUMDNEM : Enumeration done mask
    0: Masked interrupt
    1: Unmasked interrupt
  14. Bit 12 USBRST : USB reset mask
    0: Masked interrupt
    1: Unmasked interrupt
  15. Bit 11 USBSUSPM : USB suspend mask
    0: Masked interrupt
    1: Unmasked interrupt
  16. Bit 10 ESUSPM : Early suspend mask
    0: Masked interrupt
    1: Unmasked interrupt

Bits 9:8 Reserved, must be kept at reset value.

Bit 7 GONAKEFFM : Global OUT NAK effective mask

Bit 6 GINAKEFFM : Global non-periodic IN NAK effective mask

Bit 5 Reserved, must be kept at reset value.

Bit 4 RXFLVLM : Receive FIFO non-empty mask

Bit 3 SOFM : Start of frame mask

Bit 2 OTGINT : OTG interrupt mask

Bit 1 MMISM : Mode mismatch interrupt mask

Bit 0 Reserved, must be kept at reset value.

61.15.10 OTG receive status debug read [alternate] (OTG_GRXSTSR)

Valid for Host mode, see next section for Device mode.

A read to the receive status debug read register returns the contents of the top of the receive FIFO.

The core ignores the receive status read when the receive FIFO is empty and returns a value of 0x0000 0000.

Address offset: 0x01C

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.PKTSTS[3:0]DPID
rrrrr
1514131211109876543210
DPIDBCNT[10:0]CHNUM[3:0]
rrrrrrrrrrrrrrrr

Bits 31:21 Reserved, must be kept at reset value.

Bits 20:17 PKTSTS[3:0] : Packet status

Indicates the status of the received packet

0010: IN data packet received

0011: IN transfer completed (triggers an interrupt)

0101: Data toggle error (triggers an interrupt)

0111: Channel halted (triggers an interrupt)

Others: Reserved

Bits 16:15 DPID[1:0] : Data PID

Indicates the data PID of the received packet

00: DATA0

10: DATA1

Bits 14:4 BCNT[10:0] : Byte count

Indicates the byte count of the received IN data packet.

Bits 3:0 CHNUM[3:0] : Channel number

Indicates the channel number to which the current received packet belongs.

61.15.11 OTG receive status debug read register [alternate] (OTG_GRXSTSR)

Valid for Device mode, see previous section for Host mode.

A read to the receive status debug read register returns the contents of the top of the receive FIFO.

The core ignores the receive status read when the receive FIFO is empty and returns a value of 0x0000 0000.

Address offset: 0x01C

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.Res.STSPH
ST
Res.Res.FRMNUM[3:0]PKTSTS[3:0]DPID[1]
rrrrrrrrrr
1514131211109876543210
DPID[0]BCNT[10:0]EPNUM[3:0]
rrrrrrrrrrrrrrrr

Bits 31:28 Reserved, must be kept at reset value.

Bit 27 STSPHST : Status phase start

Indicates the start of the status phase for a control write transfer. This bit is set along with the OUT transfer completed PKTSTS pattern.

Bits 26:25 Reserved, must be kept at reset value.

Bits 24:21 FRMNUM[3:0] : Frame number

This is the least significant 4 bits of the frame number in which the packet is received on the USB. This field is supported only when isochronous OUT endpoints are supported.

Bits 20:17 PKTSTS[3:0] : Packet status
Indicates the status of the received packet
0001: Global OUT NAK (triggers an interrupt)
0010: OUT data packet received
0011: OUT transfer completed (triggers an interrupt)
0100: SETUP transaction completed (triggers an interrupt)
0110: SETUP data packet received
Others: Reserved

Bits 16:15 DPID[1:0] : Data PID
Indicates the data PID of the received OUT data packet
00: DATA0
10: DATA1

Bits 14:4 BCNT[10:0] : Byte count
Indicates the byte count of the received data packet.

Bits 3:0 EPNUM[3:0] : Endpoint number
Indicates the endpoint number to which the current received packet belongs.

61.15.12 OTG status read and pop registers [alternate] (OTG_GRXSTSP)

Valid for Host mode, see next section for Device mode.

Similarly to OTG_GRXSTSR (receive status debug read register) where a read returns the contents of the top of the receive FIFO, a read to OTG_GRXSTSP (receive status read and pop register) additionally pops the top data entry out of the Rx FIFO.

The core ignores the receive status pop/read when the receive FIFO is empty and returns a value of 0x0000 0000. The application must only pop the receive status FIFO when the receive FIFO non-empty bit of the core interrupt register (RXFLVL bit in OTG_GINTSTS) is asserted.

Address offset: 0x020

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.PKTSTS[3:0]DPID
rrrrr
1514131211109876543210
DPIDBCNT[10:0]CHNUM[3:0]
rrrrrrrrrrrrrrrr

Bits 31:21 Reserved, must be kept at reset value.

Bits 20:17 PKTSTS[3:0] : Packet status

Indicates the status of the received packet

0010: IN data packet received

0011: IN transfer completed (triggers an interrupt)

0101: Data toggle error (triggers an interrupt)

0111: Channel halted (triggers an interrupt)

Others: Reserved

Bits 16:15 DPID[1:0] : Data PID

Indicates the data PID of the received packet

00: DATA0

10: DATA1

Bits 14:4 BCNT[10:0] : Byte count

Indicates the byte count of the received IN data packet.

Bits 3:0 CHNUM[3:0] : Channel number

Indicates the channel number to which the current received packet belongs.

61.15.13 OTG status read and pop registers [alternate] (OTG_GRXSTSP)

Valid for Device mode, see previous section for Host mode.

This description is for register OTG_GRXSTSP in Device mode.

Similarly to OTG_GRXSTSR (receive status debug read register) where a read returns the contents of the top of the receive FIFO, a read to OTG_GRXSTSP (receive status read and pop register) additionally pops the top data entry out of the Rx FIFO.

The core ignores the receive status pop/read when the receive FIFO is empty and returns a value of 0x0000 0000. The application must only pop the receive status FIFO when the receive FIFO non-empty bit of the core interrupt register (RXFLVL bit in OTG_GINTSTS) is asserted.

Address offset: 0x020

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.Res.STSPH
ST
Res.Res.FRMNUM[3:0]PKTSTS[3:0]DPID[1]
rrrrrrrrrr

1514131211109876543210
DPID[0]BCNT[10:0]EPNUM[3:0]
rrrrrrrrrrrrrrrr

Bits 31:28 Reserved, must be kept at reset value.

Bit 27 STSPHST : Status phase start

Indicates the start of the status phase for a control write transfer. This bit is set along with the OUT transfer completed PKTSTS pattern.

Bits 26:25 Reserved, must be kept at reset value.

Bits 24:21 FRMNUM[3:0] : Frame number

This is the least significant 4 bits of the frame number in which the packet is received on the USB. This field is supported only when isochronous OUT endpoints are supported.

Bits 20:17 PKTSTS[3:0] : Packet status

Indicates the status of the received packet

0001: Global OUT NAK (triggers an interrupt)

0010: OUT data packet received

0011: OUT transfer completed (triggers an interrupt)

0100: SETUP transaction completed (triggers an interrupt)

0110: SETUP data packet received

Others: Reserved

Bits 16:15 DPID[1:0] : Data PID

Indicates the data PID of the received OUT data packet

00: DATA0

10: DATA1

Bits 14:4 BCNT[10:0] : Byte count

Indicates the byte count of the received data packet.

Bits 3:0 EPNUM[3:0] : Endpoint number

Indicates the endpoint number to which the current received packet belongs.

61.15.14 OTG receive FIFO size register (OTG_GRXFSIZ)

The application can program the RAM size that must be allocated to the Rx FIFO.

Address offset: 0x024

Reset value: 0x0000 0200

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
1514131211109876543210
RXFD[15:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 RXFD[15:0] : Rx FIFO depth

This value is in terms of 32-bit words.

Minimum value is 16

Programmed values must respect the available FIFO memory allocation and must not exceed the power-on value.

61.15.15 OTG host non-periodic transmit FIFO size register [alternate] (OTG_HNPTXFSIZ)

Valid for Host mode, see next section for Device mode.

Address offset: 0x028

Reset value: 0x0200 0200

31302928272625242322212019181716
NPTXFD[15:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw
1514131211109876543210
NPTXFSA[15:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 31:16 NPTXFD[15:0] : Non-periodic Tx FIFO depth

This value is in terms of 32-bit words.

Minimum value is 16

Programmed values must respect the available FIFO memory allocation and must not exceed the power-on value.

Bits 15:0 NPTXFSA[15:0] : Non-periodic transmit RAM start address

This field configures the memory start address for non-periodic transmit FIFO RAM.

61.15.16 Endpoint 0 Transmit FIFO size [alternate] (OTG_DIEPTXF0)

Valid for Device mode, see previous section for Host mode.

Address offset: 0x028

Reset value: 0x0200 0200

31302928272625242322212019181716
TX0FD[15:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw
1514131211109876543210
TX0FSA[15:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 31:16 TX0FD[15:0] : Endpoint 0 Tx FIFO depth

This value is in terms of 32-bit words.

Minimum value is 16

Programmed values must respect the available FIFO memory allocation and must not exceed the power-on value.

Bits 15:0 TX0FSA[15:0] : Endpoint 0 transmit RAM start address

This field configures the memory start address for the endpoint 0 transmit FIFO RAM.

61.15.17 OTG non-periodic transmit FIFO/queue status register (OTG_HNPTXSTS)

Host mode only, this register is not valid in Device mode.

This read-only register contains the free space information for the non-periodic Tx FIFO and the non-periodic transmit request queue.

Address offset: 0x02C

Reset value: 0x0008 0200

31302928272625242322212019181716
Res.NPTXQTOP[6:0]NPTQXSAV[7:0]
rrrrrrrrrrrrrrr
1514131211109876543210
NPTXFSAV[15:0]
rrrrrrrrrrrrrrrr

Bit 31 Reserved, must be kept at reset value.

Bits 30:24 NPTXQTOP[6:0] : Top of the non-periodic transmit request queue

Entry in the non-periodic Tx request queue that is currently being processed by the MAC.

Bits 30:27: Channel/endpoint number

Bits 26:25:

XXXX00X: IN/OUT token

XXXX01X: Zero-length transmit packet (device IN/host OUT)

XXXX11X: Channel halt command

Bit 24: Terminate (last entry for selected channel/endpoint)

Bits 23:16 NPTQXSAV[7:0] : Non-periodic transmit request queue space available

Indicates the amount of free space available in the non-periodic transmit request queue.

This queue holds both IN and OUT requests.

0: Non-periodic transmit request queue is full

1: 1 location available

2: 2 locations available

n: n locations available ( \( 0 \leq n \leq 8 \) )

Others: Reserved

Bits 15:0 NPTXFSAV[15:0] : Non-periodic Tx FIFO space available

Indicates the amount of free space available in the non-periodic Tx FIFO.

Values are in terms of 32-bit words.

0: Non-periodic Tx FIFO is full

1: 1 word available

2: 2 words available

n: n words available (where \( 0 \leq n \leq 512 \) )

Others: Reserved

61.15.18 OTG general core configuration register (OTG_GCCFG)

Address offset: 0x038

Reset value: 0x0000 XXXX

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.VBDENSDENPDENRes.BCDENPWR DWN
rwrwrwrwrw
1514131211109876543210
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.SESS VLDPS2 DETSDETPDETRes.
rrrr

Bits 31:26 Reserved, must be kept at reset value.

Bit 25 Reserved, must be kept at reset value.

Bit 24 Reserved, must be kept at reset value.

Bits 23:22 Reserved, must be kept at reset value.

Bit 21 VBDEN : USB V BUS detection enable

Enables V BUS sensing comparators to detect V BUS valid levels on the V BUS PAD for USB host and device operation. If HNP and/or SRP support is enabled, V BUS comparators are automatically enabled independently of VBDEN value.

0 = V BUS detection disabled

1 = V BUS detection enabled

Bit 20 SDEN : Secondary detection (SD) mode enable

This bit is set by the software to put the BCD into SD mode. Only one detection mode (PD, SD or OFF) must be selected to work correctly

Bit 19 PDEN : Primary detection (PD) mode enable

This bit is set by the software to put the BCD into PD mode. Only one detection mode (PD, SD or OFF) must be selected to work correctly.

Bit 18 Reserved, must be kept at reset value.

Bit 17 BCDEN : Battery charging detector (BCD) enable

This bit is set by the software to enable the BCD support within the USB device. When enabled, the USB PHY is fully controlled by BCD and cannot be used for normal communication. Once the BCD discovery is finished, the BCD must be placed in OFF mode by clearing this bit to '0' in order to allow the normal USB operation.

Bit 16 PWRDWN : Power down control of FS PHY

Used to activate the FS PHY in transmission/reception. When reset, the PHY is kept in power-down. When set, the BCD function must be off (BCDEN=0).

0 = USB FS PHY disabled

1 = USB FS PHY enabled

Bits 15:5 Reserved, must be kept at reset value.

Bit 4 SESSVLD : VBUS session indicator

Indicates if VBUS is above VBUS session threshold.

0: VBUS is below VBUS session threshold

1: VBUS is above VBUS session threshold

Bit 3 PS2DET : DM pull-up detection status

This bit is active only during PD and gives the result of comparison between DM voltage level and VLGC threshold. In normal situation, the DM level must be below this threshold. If it is above, it means that the DM is externally pulled high. This can be caused by connection to a PS2 port (which pulls-up both DP and DM lines) or to some proprietary charger not following the BCD specification.

0: Normal port detected (connected to SDP, CDP or DCP)

1: PS2 port or proprietary charger detected

Bit 2 SDET : Secondary detection (SD) status

This bit gives the result of SD.

0: CDP detected

1: DCP detected

Bit 1 PDET : Primary detection (PD) status

This bit gives the result of PD.

0: no BCD support detected (connected to SDP or proprietary device).

1: BCD support detected (connected to CDP or DCP).

Bit 0 Reserved, must be kept at reset value.

61.15.19 OTG core ID register (OTG_CID)

This is a register containing the Product ID as reset value.

Address offset: 0x03C

Reset value: 0x0000 4000

31302928272625242322212019181716
PRODUCT_ID[31:16]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw
1514131211109876543210
PRODUCT_ID[15:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 31:0 PRODUCT_ID[31:0] : Product ID field
Application-programmable ID field.

61.15.20 OTG core LPM configuration register (OTG_GLPMCFG)

Address offset: 0x054

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.EN
BESL
LPMRCNTSTS[2:0]SND
LPM
LPMRCNT[2:0]LPMCHIDX[3:0]L1RSM
OK
rwrrrrsrwrwrwrwrwrwrwr
1514131211109876543210
SLP
STS
LPMRSP[1:0]L1DS
EN
BESLTHRS[3:0]L1SS
EN
REM
WAKE
BESL[3:0]LPM
ACK
LPM
EN
rrrrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 31:29 Reserved, must be kept at reset value.

Bit 28 ENBESL : Enable best effort service latency

This bit enables the BESL feature as defined in the LPM errata:

0: The core works as described in the following document:

USB 2.0 Link Power Management Addendum Engineering Change Notice to the USB 2.0 specification, July 16, 2007

1: The core works as described in the LPM Errata:

Errata for USB 2.0 ECN: Link Power Management (LPM) - 7/2007

Note: Only the updated behavior (described in LPM Errata) is considered in this document and so the ENBESL bit must be set to '1' by application SW.

Bits 27:25 LPMRCNTSTS[2:0] : LPM retry count status

Number of LPM host retries still remaining to be transmitted for the current LPM sequence.

Note: Accessible only in host mode.

Bit 24 SNDLPM : Send LPM transaction

When the application software sets this bit, an LPM transaction containing two tokens, EXT and LPM is sent. The hardware clears this bit once a valid response (STALL, NYET, or ACK) is received from the device or the core has finished transmitting the programmed number of LPM retries.

Note: This bit must be set only when the host is connected to a local port.

Note: Accessible only in host mode.

Bits 23:21 LPMRCNT[2:0] : LPM retry count

When the device gives an ERROR response, this is the number of additional LPM retries that the host performs until a valid device response (STALL, NYET, or ACK) is received.

Note: Accessible only in host mode.

Bits 20:17 LPMCHIDX[3:0] : LPM Channel Index

The channel number on which the LPM transaction has to be applied while sending an LPM transaction to the local device. Based on the LPM channel index, the core automatically inserts the device address and endpoint number programmed in the corresponding channel into the LPM transaction.

Note: Accessible only in host mode.

Bit 16 L1RSMOK : Sleep state resume OK

Indicates that the device or host can start resume from Sleep state. This bit is valid in LPM sleep (L1) state. It is set in sleep mode after a delay of 50 µs ( \( T_{L1Residency} \) ).

This bit is reset when SLPSTS is 0.

1: The application or host can start resume from Sleep state

0: The application or host cannot start resume from Sleep state

Bit 15 SLPSTS : Port sleep status

Device mode:

This bit is set as long as a Sleep condition is present on the USB bus. The core enters the Sleep state when an ACK response is sent to an LPM transaction and the \( T_{L1TokenRetry} \) timer has expired. To stop the PHY clock, the application must set the STPPCLK bit in OTG_PCGCCTL, which asserts the PHY suspend input signal.

The application must rely on SLPSTS and not ACK in LPMRSP to confirm transition into sleep.

The core comes out of sleep:

Host mode:

The host transitions to Sleep (L1) state as a side-effect of a successful LPM transaction by the core to the local port with ACK response from the device. The read value of this bit reflects the current Sleep status of the port.

The core clears this bit after:

0: Core not in L1

1: Core in L1

Bits 14:13 LPMRSP[1:0] : LPM response

Device mode:

The response of the core to LPM transaction received is reflected in these two bits.

Host mode:

Handshake response received from local device for LPM transaction

11: ACK

10: NYET

01: STALL

00: ERROR (No handshake response)

Bit 12 L1DSEN : L1 deep sleep enable

Enables suspending the PHY in L1 Sleep mode. For maximum power saving during L1 Sleep mode, this bit must be set to '1' by application SW in all the cases.

Bits 11:8 BESLTHRS[3:0] : BESL threshold

Device mode:

The core puts the PHY into deep low power mode in L1 when BESL value is greater than or equal to the value defined in this field BESL_Thres[3:0].

Host mode:

The core puts the PHY into deep low power mode in L1. BESLTHRS[3:0] specifies the time for which resume signaling is to be reflected by host ( \( T_{L1HubDrvResume2} \) ) on the USB bus when it detects device initiated resume.

BESLTHRS must not be programmed with a value greater than 1100b in host mode, because this exceeds maximum \( T_{L1HubDrvResume2} \) .

Thres[3:0] host mode resume signaling time ( \( \mu s \) ):

Bit 7 L1SSEN : L1 Shallow Sleep enable

Enables suspending the PHY in L1 Sleep mode. For maximum power saving during L1 Sleep mode, this bit must be set to '1' by application SW in all the cases.

Bit 6 REMWAKE : bRemoteWake value

Host mode:

The value of remote wake up to be sent in the wIndex field of LPM transaction.

Device mode (read-only):

This field is updated with the received LPM token bRemoteWake bmAttribute when an ACK, NYET, or STALL response is sent to an LPM transaction.

Bits 5:2 BESL[3:0] : Best effort service latency

Host mode:

The value of BESL to be sent in an LPM transaction. This value is also used to initiate resume for a duration \( T_{L1HubDrvResume1} \) for host initiated resume.

Device mode (read-only):

This field is updated with the received LPM token BESL bmAttribute when an ACK, NYET, or STALL response is sent to an LPM transaction.

BESL[3:0] \( T_{BESL} \) ( \( \mu \) s)

0000: 125

0001: 150

0010: 200

0011: 300

0100: 400

0101: 500

0110: 1000

0111: 2000

1000: 3000

1001: 4000

1010: 5000

1011: 6000

1100: 7000

1101: 8000

1110: 9000

1111: 10000

Bit 1 LPMACK : LPM token acknowledge enable

Handshake response to LPM token preprogrammed by device application software.

1: ACK

Even though ACK is preprogrammed, the core device responds with ACK only on successful LPM transaction. The LPM transaction is successful if:

0: NYET

The preprogrammed software bit is over-ridden for response to LPM token when:

Note: Accessible only in device mode.

Bit 0 LPMEN : LPM support enable

The application uses this bit to control the OTG_FS core LPM capabilities.

If the core operates as a non-LPM-capable host, it cannot request the connected device or hub to activate LPM mode.

If the core operates as a non-LPM-capable device, it cannot respond to any LPM transactions.

0: LPM capability is not enabled

1: LPM capability is enabled

61.15.21 OTG host periodic transmit FIFO size register (OTG_HPTXFSIZ)

Address offset: 0x100

Reset value: 0x0200 0400

31302928272625242322212019181716
PTXFSIZ[15:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw
1514131211109876543210
PTXSA[15:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 31:16 PTXFSIZ[15:0] : Host periodic Tx FIFO depth

This value is in terms of 32-bit words.

Minimum value is 16

Bits 15:0 PTXSA[15:0] : Host periodic Tx FIFO start address

This field configures the memory start address for periodic transmit FIFO RAM.

61.15.22 OTG device IN endpoint transmit FIFO x size register (OTG_DIEPTXFx)

Address offset: 0x104 + 0x04 * (x - 1), (x = 1 to 5)

Reset value: 0x0200 0400, 0x0200 0600, 0x0200 0800, 0x0200 0A00, 0x0200 0C00

31302928272625242322212019181716
INEPTXFD[15:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw
1514131211109876543210
INEPTXSA[15:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 31:16 INEPTXFD[15:0] : IN endpoint Tx FIFO depth

This value is in terms of 32-bit words.

Minimum value is 16

Bits 15:0 INEPTXSA[15:0] : IN endpoint FIFOx transmit RAM start address

This field contains the memory start address for IN endpoint transmit FIFOx. The address must be aligned with a 32-bit memory location.

61.15.23 Host-mode registers

Bit values in the register descriptions are expressed in binary unless otherwise specified.

Host-mode registers affect the operation of the core in the host mode. Host mode registers must not be accessed in device mode, as the results are undefined. Host mode registers can be categorized as follows:

61.15.24 OTG host configuration register (OTG_HCFG)

This register configures the core after power-on. Do not make changes to this register after initializing the host.

Address offset: 0x400

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
1514131211109876543210
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.FSLSSFSLSPCS[1:0]
rrwrw

Bits 31:3 Reserved, must be kept at reset value.

Bit 2 FSLSS : FS- and LS-only support

The application uses this bit to control the core's enumeration speed. Using this bit, the application can make the core enumerate as an FS host, even if the connected device supports HS traffic. Do not make changes to this field after initial programming.

1: FS/LS-only, even if the connected device can support HS (read-only).

Bits 1:0 FSLSPCS[1:0] : FS/LS PHY clock select

Condition : FS Host mode

01: PHY clock is running at 48 MHz

Others: Reserved

Condition : LS Host mode

00: Reserved

01: Select 48 MHz PHY clock frequency

10: Select 6 MHz PHY clock frequency

11: Reserved

Note: The FSLSPCS must be set on a connection event according to the speed of the connected device (after changing this bit, a software reset must be performed).

61.15.25 OTG host frame interval register (OTG_HFIR)

This register stores the frame interval information for the current speed to which the OTG_FS controller has enumerated.

Address offset: 0x404

Reset value: 0x0000 EA60

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.RLD CTRL
rw
1514131211109876543210
FRIVL[15:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 31:17 Reserved, must be kept at reset value.

Bit 16 RLDCTRL : Reload control

This bit allows dynamic reloading of the HFIR register during run time.

0: The HFIR cannot be reloaded dynamically

1: The HFIR can be dynamically reloaded during run time.

This bit needs to be programmed during initial configuration and its value must not be changed during run time.

Caution: RLDCTRL = 0 is not recommended.

Bits 15:0 FRIVL[15:0] : Frame interval

The value that the application programs to this field, specifies the interval between two consecutive SOFs (FS) or Keep-Alive tokens (LS). This field contains the number of PHY clocks that constitute the required frame interval. The application can write a value to this register only after the port enable bit of the host port control and status register (PENA bit in OTG_HPRT) has been set. If no value is programmed, the core calculates the value based on the PHY clock specified in the FS/LS PHY clock select field of the host configuration register (FSLSPCS in OTG_HCFG). Do not change the value of this field after the initial configuration, unless the RLDCTRL bit is set. In such case, the FRIVL is reloaded with each SOF event.

– Frame interval = 1 ms × (FRIVL - 1)

61.15.26 OTG host frame number/frame time remaining register (OTG_HFNUM)

This register indicates the current frame number. It also indicates the time remaining (in terms of the number of PHY clocks) in the current frame.

Address offset: 0x408

Reset value: 0x0000 3FFF

31302928272625242322212019181716
FTREM[15:0]
rrrrrrrrrrrrrrrr
1514131211109876543210
FRNUM[15:0]
rrrrrrrrrrrrrrrr

Bits 31:16 FTREM[15:0] : Frame time remaining

Indicates the amount of time remaining in the current frame, in terms of PHY clocks. This field decrements on each PHY clock. When it reaches zero, this field is reloaded with the value in the Frame interval register and a new SOF is transmitted on the USB.

Bits 15:0 FRNUM[15:0] : Frame number

This field increments when a new SOF is transmitted on the USB, and is cleared to 0 when it reaches 0x3FFF.

61.15.27 OTG_Host periodic transmit FIFO/queue status register (OTG_HPTXSTS)

This read-only register contains the free space information for the periodic Tx FIFO and the periodic transmit request queue.

Address offset: 0x410
Reset value: 0x0008 0100

31302928272625242322212019181716
PTXQTOP[7:0]PTXQSAV[7:0]
rrrrrrrrrrrrrrrr
1514131211109876543210
PTXFSAVL[15:0]
rrrrrrrrrrrrrrrr

Bits 31:24 PTXQTOP[7:0]: Top of the periodic transmit request queue
This indicates the entry in the periodic Tx request queue that is currently being processed by the MAC.
This register is used for debugging.
Bit 31: Odd/Even frame
0XXXXXXX: send in even frame
1XXXXXXX: send in odd frame
Bits 30:27: Channel/endpoint number
Bits 26:25: Type
XXXXX00X: IN/OUT
XXXXX01X: Zero-length packet
XXXXX11X: Disable channel command
Bit 24: Terminate (last entry for the selected channel/endpoint)

Bits 23:16 PTXQSAV[7:0]: Periodic transmit request queue space available
Indicates the number of free locations available to be written in the periodic transmit request queue. This queue holds both IN and OUT requests.
00: Periodic transmit request queue is full
01: 1 location available
10: 2 locations available
n: n locations available ( \( 0 \le n \le 8 \) )
Others: Reserved

Bits 15:0 PTXFSAVL[15:0]: Periodic transmit data FIFO space available
Indicates the number of free locations available to be written to in the periodic Tx FIFO.
Values are in terms of 32-bit words
0000: Periodic Tx FIFO is full
0001: 1 word available
0010: 2 words available
n: n words available (where \( 0 \le n \le PTXFD \) )
Others: Reserved

61.15.28 OTG host all channels interrupt register (OTG_HAINT)

When a significant event occurs on a channel, the host all channels interrupt register interrupts the application using the host channels interrupt bit of the core interrupt register (HCINT bit in OTG_GINTSTS). This is shown in Figure 903 . There is one interrupt bit per channel, up to a maximum of 16 bits. Bits in this register are set and cleared when the application sets and clears bits in the corresponding host channel-x interrupt register.

Address offset: 0x414

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
1514131211109876543210
HAINT[15:0]
rrrrrrrrrrrrrrrr

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 HAINT[15:0] : Channel interrupts

One bit per channel: Bit 0 for Channel 0, bit 15 for Channel 15

61.15.29 OTG host all channels interrupt mask register (OTG_HAINTMSK)

The host all channel interrupt mask register works with the host all channel interrupt register to interrupt the application when an event occurs on a channel. There is one interrupt mask bit per channel, up to a maximum of 16 bits.

Address offset: 0x418

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
1514131211109876543210
HAINTM[15:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 HAINTM[15:0] : Channel interrupt mask

0: Masked interrupt

1: Unmasked interrupt

One bit per channel: Bit 0 for channel 0, bit 15 for channel 15

61.15.30 OTG host port control and status register (OTG_HPRT)

This register is available only in host mode. Currently, the OTG host supports only one port.

A single register holds USB port-related information such as USB reset, enable, suspend, resume, connect status, and test mode for each port. It is shown in Figure 903 . The rc_w1 bits in this register can trigger an interrupt to the application through the host port interrupt bit of the core interrupt register ( HPRTINT bit in OTG_GINTSTS ). On a port interrupt, the application must read this register and clear the bit that caused the interrupt. For the rc_w1 bits, the application must write a 1 to the bit to clear the interrupt.

Address offset: 0x440

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.PSPD[1:0]PTCTL [3]
rrrw
1514131211109876543210
PTCTL[2:0]PPWRPLSTS[1:0]Res.PRSTPSUSPPRESPOC CHNGPOCAPEN CHNGPENAPCDETPCSTS
rwrwrwrwrrrwrsrwrc_w1rrc_w1rc_w1rc_w1r

Bits 31:19 Reserved, must be kept at reset value.

Bits 18:17 PSPD[1:0] : Port speed

Indicates the speed of the device attached to this port.

01: Full speed

10: Low speed

11: Reserved

Bits 16:13 PTCTL[3:0] : Port test control

The application writes a nonzero value to this field to put the port into a Test mode, and the corresponding pattern is signaled on the port.

0000: Test mode disabled

0001: Test_J mode

0010: Test_K mode

0011: Test_SE0_NAK mode

0100: Test_Packet mode

0101: Test_Force_Enable

Others: Reserved

Bit 12 PPWR : Port power

The application uses this field to control power to this port, and the core clears this bit on an overcurrent condition.

0: Power off

1: Power on

Bits 11:10 PLSTS[1:0] : Port line status

Indicates the current logic level USB data lines

Bit 10: Logic level of OTG_DP

Bit 11: Logic level of OTG_DM

Bit 9 Reserved, must be kept at reset value.

Bit 8 PRST: Port reset

When the application sets this bit, a reset sequence is started on this port. The application must time the reset period and clear this bit after the reset sequence is complete.

0: Port not in reset

1: Port in reset

The application must leave this bit set for a minimum duration of at least 10 ms to start a reset on the port. The application can leave it set for another 10 ms in addition to the required minimum duration, before clearing the bit, even though there is no maximum limit set by the USB standard.

High speed: 50 ms

Full speed/Low speed: 10 ms

Bit 7 PSUSP: Port suspend

The application sets this bit to put this port in suspend mode. The core only stops sending SOFs when this is set. To stop the PHY clock, the application must set the port clock stop bit, which asserts the suspend input pin of the PHY.

The read value of this bit reflects the current suspend status of the port. This bit is cleared by the core after a remote wakeup signal is detected or the application sets the port reset bit or port resume bit in this register or the resume/remote wakeup detected interrupt bit or disconnect detected interrupt bit in the core interrupt register (WKUPINT or DISCINT in OTG_GINTSTS, respectively).

0: Port not in suspend mode

1: Port in suspend mode

Bit 6 PRES: Port resume

The application sets this bit to drive resume signaling on the port. The core continues to drive the resume signal until the application clears this bit.

If the core detects a USB remote wakeup sequence, as indicated by the port resume/remote wakeup detected interrupt bit of the core interrupt register (WKUPINT bit in OTG_GINTSTS), the core starts driving resume signaling without application intervention and clears this bit when it detects a disconnect condition. The read value of this bit indicates whether the core is currently driving resume signaling.

0: No resume driven

1: Resume driven

When LPM is enabled and the core is in L1 state, the behavior of this bit is as follow:

1. The application sets this bit to drive resume signaling on the port.

2. The core continues to drive the resume signal until a predetermined time specified in BESLTHRS[3:0] field of OTG_GLPMCFG register.

3. If the core detects a USB remote wakeup sequence, as indicated by the port L1Resume/Remote L1Wakeup detected interrupt bit of the core interrupt register (WKUPINT in OTG_GINTSTS), the core starts driving resume signaling without application intervention and clears this bit at the end of resume. This bit can be set or cleared by both the core and the application. This bit is cleared by the core even if there is no device connected to the host.

Bit 5 POCCHNG: Port overcurrent change

The core sets this bit when the status of the port overcurrent active bit (bit 4) in this register changes.

Bit 4 POCA: Port overcurrent active

Indicates the overcurrent condition of the port.

0: No overcurrent condition

1: Overcurrent condition

Bit 3 PENCHNG: Port enable/disable change

The core sets this bit when the status of the port enable bit 2 in this register changes.

Bit 2 PENA : Port enable

A port is enabled only by the core after a reset sequence, and is disabled by an overcurrent condition, a disconnect condition, or by the application clearing this bit. The application cannot set this bit by a register write. It can only clear it to disable the port. This bit does not trigger any interrupt to the application.

0: Port disabled

1: Port enabled

Bit 1 PCDET : Port connect detected

The core sets this bit when a device connection is detected to trigger an interrupt to the application using the host port interrupt bit in the core interrupt register (HPRTINT bit in OTG_GINTSTS). The application must write a 1 to this bit to clear the interrupt.

Bit 0 PCSTS : Port connect status

0: No device is attached to the port

1: A device is attached to the port

61.15.31 OTG host channel x characteristics register (OTG_HCCHARx)

Address offset: 0x500 + 0x20 * x, (x = 0 to 11)

Reset value: 0x0000 0000

31302928272625242322212019181716
CHENACHDISODD FRMDAD[6:0]MCNT[1:0]EPTYP[1:0]LSDEVRes.
rsrsrwrwrwrwrwrwrwrwrwrwrwrwrw
1514131211109876543210
EPDIREPNUM[3:0]MPSIZ[10:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bit 31 CHENA : Channel enable

This field is set by the application and cleared by the OTG host.

0: Channel disabled

1: Channel enabled

Bit 30 CHDIS : Channel disable

The application sets this bit to stop transmitting/receiving data on a channel, even before the transfer for that channel is complete. The application must wait for the Channel disabled interrupt before treating the channel as disabled.

Bit 29 ODDFRM : Odd frame

This field is set (reset) by the application to indicate that the OTG host must perform a transfer in an odd frame. This field is applicable for only periodic (isochronous and interrupt) transactions.

0: Even frame

1: Odd frame

Bits 28:22 DAD[6:0] : Device address

This field selects the specific device serving as the data source or sink.

Bits 21:20 MCNT[1:0] : Multicount

This field indicates to the host the number of transactions that must be executed per frame for this periodic endpoint. For non-periodic transfers, this field is not used

00: Reserved. This field yields undefined results

01: 1 transaction

10: 2 transactions per frame to be issued for this endpoint

11: 3 transactions per frame to be issued for this endpoint

Note: This field must be set to at least 01.

Bits 19:18 EPTYP[1:0] : Endpoint type

Indicates the transfer type selected.

00: Control

01: Isochronous

10: Bulk

11: Interrupt

Bit 17 LSDEV : Low-speed device

This field is set by the application to indicate that this channel is communicating to a low-speed device.

Bit 16 Reserved, must be kept at reset value.

Bit 15 EPDIR : Endpoint direction

Indicates whether the transaction is IN or OUT.

0: OUT

1: IN

Bits 14:11 EPNUM[3:0] : Endpoint number

Indicates the endpoint number on the device serving as the data source or sink.

Bits 10:0 MPSIZ[10:0] : Maximum packet size

Indicates the maximum packet size of the associated endpoint.

61.15.32 OTG host channel x interrupt register (OTG_HCINTx)

This register indicates the status of a channel with respect to USB- and AHB-related events. It is shown in Figure 903 . The application must read this register when the host channels interrupt bit in the core interrupt register (HCINT bit in OTG_GINTSTS) is set. Before the application can read this register, it must first read the host all channels interrupt (OTG_HAINT) register to get the exact channel number for the host channel-x interrupt register. The application must clear the appropriate bit in this register to clear the corresponding bits in the OTG_HAINT and OTG_GINTSTS registers.

Address offset: 0x508 + 0x20 * x, (x = 0 to 11)

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
1514131211109876543210
Res.Res.Res.Res.Res.DTERRFRM ORBBERRTXERRRes.ACKNAKSTALLRes.CHHXFRC
rc_w1rc_w1rc_w1rc_w1rc_w1rc_w1rc_w1rc_w1rc_w1

Bits 31:11 Reserved, must be kept at reset value.

Bit 10 DTERR : Data toggle error.

Bit 9 FRMOR : Frame overrun.

Bit 8 BBERR : Babble error.

Bit 7 TXERR : Transaction error.

Bit 6 Reserved, must be kept at reset value.

Bit 5 ACK : ACK response received/transmitted interrupt.

Bit 4 NAK : NAK response received interrupt.

Bit 3 STALL : STALL response received interrupt.

Bit 2 Reserved, must be kept at reset value.

Bit 1 CHH : Channel halted.

Indicates the transfer completed abnormally either because of any USB transaction error or in response to disable request by the application.

Bit 0 XFRC : Transfer completed.

Transfer completed normally without any errors.

61.15.33 OTG host channel x interrupt mask register (OTG_HCINTMSKx)

This register reflects the mask for each channel status described in the previous section.

Address offset: \( 0x50C + 0x20 * x \) , ( \( x = 0 \) to 11)
Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
1514131211109876543210
Res.Res.Res.Res.Res.DTERRMFRMORMBBERRMTXERRMRes.ACKMNAKMSTALLMRes.CHHMXFRCM
rwrwrwrwrwrwrwrwrw

Bits 31:11 Reserved, must be kept at reset value.

Bit 10 DTERRM : Data toggle error mask.

Bit 9 FRMORM : Frame overrun mask.

Bit 8 BBERRM : Babble error mask.

0: Masked interrupt
1: Unmasked interrupt

Bit 7 TXERRM : Transaction error mask.

0: Masked interrupt
1: Unmasked interrupt

Bit 6 Reserved, must be kept at reset value.

Bit 5 ACKM : ACK response received/transmitted interrupt mask.

0: Masked interrupt
1: Unmasked interrupt

Bit 4 NAKM : NAK response received interrupt mask.

0: Masked interrupt
1: Unmasked interrupt

Bit 3 STALLM : STALL response received interrupt mask.

0: Masked interrupt
1: Unmasked interrupt

Bit 2 Reserved, must be kept at reset value.

Bit 1 CHHM : Channel halted mask

0: Masked interrupt
1: Unmasked interrupt

Bit 0 XFRCM : Transfer completed mask

0: Masked interrupt
1: Unmasked interrupt

61.15.34 OTG host channel x transfer size register (OTG_HCTSIZx)

Address offset: 0x510 + 0x20 * x, (x = 0 to 11)

Reset value: 0x0000 0000

31302928272625242322212019181716
DO
PNG
DPID[1:0]PKTCNT[9:0]XFRSIZ[18:16]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw
1514131211109876543210
XFRSIZ[15:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bit 31 DOPNG : Do Ping

This bit is used only for OUT transfers. Setting this field to 1 directs the host to do PING protocol.

Note: Do not set this bit for IN transfers. If this bit is set for IN transfers, it disables the channel.

Bits 30:29 DPID[1:0] : Data PID

The application programs this field with the type of PID to use for the initial transaction. The host maintains this field for the rest of the transfer.

00: DATA0

10: DATA1

11: SETUP (control) / reserved (non-control)

Bits 28:19 PKTCNT[9:0] : Packet count

This field is programmed by the application with the expected number of packets to be transmitted (OUT) or received (IN).

The host decrements this count on every successful transmission or reception of an OUT/IN packet. Once this count reaches zero, the application is interrupted to indicate normal completion.

Bits 18:0 XFRSIZ[18:0] : Transfer size

For an OUT, this field is the number of data bytes the host sends during the transfer.

For an IN, this field is the buffer size that the application has reserved for the transfer. The application is expected to program this field as an integer multiple of the maximum packet size for IN transactions (periodic and non-periodic).

61.15.35 Device-mode registers

These registers must be programmed every time the core changes to device mode

61.15.36 OTG device configuration register (OTG_DCFG)

This register configures the core in device mode after power-on or after certain control commands or enumeration. Do not make changes to this register after initial programming.

Address offset: 0x800

Reset value: 0x0220 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
1514131211109876543210
ERRATIMRes.Res.PFIVL[1:0]DAD[6:0]Res.NZLSOHSKDSPD[1:0]
rwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 31:16 Reserved, must be kept at reset value.

Bit 15 ERRATIM : Erratic error interrupt mask

1: Mask early suspend interrupt on erratic error

0: Early suspend interrupt is generated on erratic error

Bit 14 Reserved, must be kept at reset value.

Bit 13 Reserved, must be kept at reset value.

Bits 12:11 PFIVL[1:0] : Periodic frame interval

Indicates the time within a frame at which the application must be notified using the end of periodic frame interrupt. This can be used to determine if all the isochronous traffic for that frame is complete.

00: 80% of the frame interval

01: 85% of the frame interval

10: 90% of the frame interval

11: 95% of the frame interval

Bits 10:4 DAD[6:0] : Device address

The application must program this field after every SetAddress control command.

Bit 3 Reserved, must be kept at reset value.

Bit 2 NZLSOHSK : Non-zero-length status OUT handshake

The application can use this field to select the handshake the core sends on receiving a nonzero-length data packet during the OUT transaction of a control transfer's status stage.

1: Send a STALL handshake on a nonzero-length status OUT transaction and do not send the received OUT packet to the application.

0: Send the received OUT packet to the application (zero-length or nonzero-length) and send a handshake based on the NAK and STALL bits for the endpoint in the device endpoint control register.

Bits 1:0 DSPD[1:0] : Device speed

Indicates the speed at which the application requires the core to enumerate, or the maximum speed the application can support. However, the actual bus speed is determined only after the chirp sequence is completed, and is based on the speed of the USB host to which the core is connected.

00: Reserved

01: Reserved

10: Reserved

11: Full speed (USB 1.1 transceiver clock is 48 MHz)

61.15.37 OTG device control register (OTG_DCTL)

Address offset: 0x804

Reset value: 0x0000 0002

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.DS
BESL
RJCT
Res.Res.
rw
1514131211109876543210
Res.Res.Res.Res.PO
PRG
DNE
CGO
NAK
SGO
NAK
CGI
NAK
SGI
NAK
TCTL[2:0]GON
STS
GIN
STS
SDISRWU
SIG
rwwwwwrwrwrwrrrwrw

Bits 31:19 Reserved, must be kept at reset value.

Bit 18 DSBESLRJCT : Deep sleep BESL reject

Core rejects LPM request with BESL value greater than BESL threshold programmed.
NYET response is sent for LPM tokens with BESL value greater than BESL threshold. By default, the deep sleep BESL reject feature is disabled.

Bits 17:12 Reserved, must be kept at reset value.

Bit 11 POPRGDNE : Power-on programming done

The application uses this bit to indicate that register programming is completed after a wake-up from power down mode.

Bit 10 CGONAK : Clear global OUT NAK

Writing 1 to this field clears the Global OUT NAK.

Bit 9 SGONAK : Set global OUT NAK

Writing 1 to this field sets the Global OUT NAK.
The application uses this bit to send a NAK handshake on all OUT endpoints.
The application must set this bit only after making sure that the Global OUT NAK effective bit in the core interrupt register (GONAKEFF bit in OTG_GINTSTS) is cleared.

Bit 8 CGINAK : Clear global IN NAK

Writing 1 to this field clears the Global IN NAK.

Bit 7 SGINAK : Set global IN NAK

Writing 1 to this field sets the Global non-periodic IN NAK. The application uses this bit to send a NAK handshake on all non-periodic IN endpoints.
The application must set this bit only after making sure that the Global IN NAK effective bit in the core interrupt register (GINAKEFF bit in OTG_GINTSTS) is cleared.

Bits 6:4 TCTL[2:0] : Test control

000: Test mode disabled
001: Test_J mode
010: Test_K mode
011: Test_SE0_NAK mode
100: Test_Packet mode
101: Test_Force_Enable
Others: Reserved

Bit 3 GONSTS : Global OUT NAK status

0: A handshake is sent based on the FIFO status and the NAK and STALL bit settings.
1: No data is written to the Rx FIFO, irrespective of space availability. Sends a NAK handshake on all packets, except on SETUP transactions. All isochronous OUT packets are dropped.

Bit 2 GINSTS : Global IN NAK status

0: A handshake is sent out based on the data availability in the transmit FIFO.

1: A NAK handshake is sent out on all non-periodic IN endpoints, irrespective of the data availability in the transmit FIFO.

Bit 1 SDIS : Soft disconnect

The application uses this bit to signal the USB OTG core to perform a soft disconnect. As long as this bit is set, the host does not see that the device is connected, and the device does not receive signals on the USB. The core stays in the disconnected state until the application clears this bit.

0: Normal operation. When this bit is cleared after a soft disconnect, the core generates a device connect event to the USB host. When the device is reconnected, the USB host restarts device enumeration.

1: The core generates a device disconnect event to the USB host.

Bit 0 RWUSIG : Remote wakeup signaling

When the application sets this bit, the core initiates remote signaling to wake up the USB host. The application must set this bit to instruct the core to exit the suspend state. As specified in the USB 2.0 specification, the application must clear this bit 1 ms to 15 ms after setting it.

If LPM is enabled and the core is in the L1 (sleep) state, when the application sets this bit, the core initiates L1 remote signaling to wake up the USB host. The application must set this bit to instruct the core to exit the sleep state. As specified in the LPM specification, the hardware automatically clears this bit 50 µs ( \( T_{L1DevDrvResume} \) ) after being set by the application. The application must not set this bit when bRemoteWake from the previous LPM transaction is zero (refer to REMWAKE bit in GLPMCFG register).

Table 665 contains the minimum duration (according to device state) for which the Soft disconnect (SDIS) bit must be set for the USB host to detect a device disconnect. To accommodate clock jitter, it is recommended that the application add some extra delay to the specified minimum duration.

Table 665. Minimum duration for soft disconnect

Operating speedDevice stateMinimum duration
Full speedSuspended1 ms + 2.5 µs
Full speedIdle2.5 µs
Full speedNot Idle or suspended (Performing transactions)2.5 µs

61.15.38 OTG device status register (OTG_DSTS)

This register indicates the status of the core with respect to USB-related events. It must be read on interrupts from the device all interrupts (OTG_DAINT) register.

Address offset: 0x808

Reset value: 0x0000 0010

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.DEVLNSTS[1:0]FNSOF[13:8]
rrrrrrrrrrrrrrrr
1514131211109876543210
FNSOF[7:0]Res.Res.Res.Res.EERRENUMSPD[1:0]SUSP
STS
rrrrrrrrrrrr

Bits 31:24 Reserved, must be kept at reset value.

Bits 23:22 DEVLNSTS[1:0] : Device line status

Indicates the current logic level USB data lines.

Bit [23]: Logic level of D+

Bit [22]: Logic level of D-

Bits 21:8 FNSOF[13:0] : Frame number of the received SOF

Bits 7:4 Reserved, must be kept at reset value.

Bit 3 EERR : Erratic error

The core sets this bit to report any erratic errors.

Due to erratic errors, the OTG_FS controller goes into suspended state and an interrupt is generated to the application with Early suspend bit of the OTG_GINTSTS register (ESUSP bit in OTG_GINTSTS). If the early suspend is asserted due to an erratic error, the application can only perform a soft disconnect/recover.

Bits 2:1 ENUMSPD[1:0] : Enumerated speed

Indicates the speed at which the OTG_FS controller has come up after speed detection through a chirp sequence.

11: Full speed using embedded FS PHY

Others: reserved

Bit 0 SUSPSTS : Suspend status

In device mode, this bit is set as long as a suspend condition is detected on the USB. The core enters the suspended state when there is no activity on the USB data lines for a period of 3 ms. The core comes out of the suspend:

61.15.39 OTG device IN endpoint common interrupt mask register (OTG_DIEPMSK)

This register works with each of the OTG_DIEPINTx registers for all endpoints to generate an interrupt per IN endpoint. The IN endpoint interrupt for a specific status in the OTG_DIEPINTx register can be masked by writing to the corresponding bit in this register. Status bits are masked by default.

Address offset: 0x810

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
1514131211109876543210
Res.Res.NAKMRes.Res.Res.Res.Res.Res.INEPN EMINEPN MMITTXFE MSKTOMRes.EPDMXFRC M
rwrwrwrwrwrwrw

Bits 31:14 Reserved, must be kept at reset value.

Bit 13 NAKM : NAK interrupt mask

0: Masked interrupt

1: Unmasked interrupt

Bits 12:7 Reserved, must be kept at reset value.

Bit 6 INEPNEM : IN endpoint NAK effective mask

0: Masked interrupt

1: Unmasked interrupt

Bit 5 INEPNMM : IN token received with EP mismatch mask

0: Masked interrupt

1: Unmasked interrupt

Bit 4 ITTXFEMSK : IN token received when Tx FIFO empty mask

0: Masked interrupt

1: Unmasked interrupt

Bit 3 TOM : Timeout condition mask (Non-isochronous endpoints)

0: Masked interrupt

1: Unmasked interrupt

Bit 2 Reserved, must be kept at reset value.

Bit 1 EPDM : Endpoint disabled interrupt mask

0: Masked interrupt

1: Unmasked interrupt

Bit 0 XFRCM : Transfer completed interrupt mask

0: Masked interrupt

1: Unmasked interrupt

61.15.40 OTG device OUT endpoint common interrupt mask register (OTG_DOEPMSK)

This register works with each of the OTG_DOEPINTx registers for all endpoints to generate an interrupt per OUT endpoint. The OUT endpoint interrupt for a specific status in the OTG_DOEPINTx register can be masked by writing into the corresponding bit in this register. Status bits are masked by default.

Address offset: 0x814

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
1514131211109876543210
Res.Res.NAK
MSK
BERR
M
Res.Res.Res.OUT
PKT
ERRM
Res.Res.STS
PHSR
XM
OTEPD
M
STUPMRes.EPDMXFRC
M
rwrwrwrwrwrwrwrw

Bits 31:14 Reserved, must be kept at reset value.

Bit 13 NAKMSK : NAK interrupt mask

0: Masked interrupt

1: Unmasked interrupt

Bit 12 BERRM : Babble error interrupt mask

0: Masked interrupt

1: Unmasked interrupt

Bits 11:10 Reserved, must be kept at reset value.

Bit 9 Reserved, must be kept at reset value.

Bit 8 OUTPKTERRM : Out packet error mask

0: Masked interrupt

1: Unmasked interrupt

Bit 7 Reserved, must be kept at reset value.

Bit 6 Reserved, must be kept at reset value.

Bit 5 STSPHSRXM : Status phase received for control write mask

0: Masked interrupt

1: Unmasked interrupt

Bit 4 OTEPDM : OUT token received when endpoint disabled mask. Applies to control OUT endpoints only.

0: Masked interrupt

1: Unmasked interrupt

Bit 3 STUPM : SETUP phase done mask. Applies to control endpoints only.

0: Masked interrupt

1: Unmasked interrupt

61.15.41 OTG device all endpoints interrupt register (OTG_DAINT)

When a significant event occurs on an endpoint, a OTG_DAINT register interrupts the application using the device OUT endpoints interrupt bit or device IN endpoints interrupt bit of the OTG_GINTSTS register (OEPINT or IEPINT in OTG_GINTSTS, respectively). There is one interrupt bit per endpoint, up to a maximum of 16 bits for OUT endpoints and 16 bits for IN endpoints. For a bidirectional endpoint, the corresponding IN and OUT interrupt bits are used. Bits in this register are set and cleared when the application sets and clears bits in the corresponding device endpoint-x interrupt register (OTG_DIEPINTx/OTG_DOEPINTx).

Address offset: 0x818

Reset value: 0x0000 0000

31302928272625242322212019181716
OEPINT[15:0]
rrrrrrrrrrrrrrrr
1514131211109876543210
IEPINT[15:0]
rrrrrrrrrrrrrrrr

61.15.42 OTG all endpoints interrupt mask register (OTG_DAINTMSK)

The OTG_DAINTMSK register works with the device endpoint interrupt register to interrupt the application when an event occurs on a device endpoint. However, the OTG_DAINTMSK register bit corresponding to that interrupt is still set.

Address offset: 0x81C

Reset value: 0x0000 0000

31302928272625242322212019181716
OEPM[15:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw
1514131211109876543210
IEPM[15:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 31:16 OEPM[15:0] : OUT EP interrupt mask bits

One per OUT endpoint:

Bit 16 for OUT EP 0, bit 19 for OUT EP 3

0: Masked interrupt

1: Unmasked interrupt

Bits 15:0 IEPM[15:0] : IN EP interrupt mask bits

One bit per IN endpoint:

Bit 0 for IN EP 0, bit 3 for IN EP 3

0: Masked interrupt

1: Unmasked interrupt

61.15.43 OTG device IN endpoint FIFO empty interrupt mask register (OTG_DIEPEMPMSK)

This register is used to control the IN endpoint FIFO empty interrupt generation (TXFE_OTG_DIEPINTx).

Address offset: 0x834

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
1514131211109876543210
INEPTXFEM[15:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 INEPTXFEM[15:0] : IN EP Tx FIFO empty interrupt mask bits
These bits act as mask bits for OTG_DIEPINTx.
TXFE interrupt one bit per IN endpoint:
Bit 0 for IN endpoint 0, bit 3 for IN endpoint 3
0: Masked interrupt
1: Unmasked interrupt

61.15.44 OTG device each endpoint interrupt register (OTG_DEACHINT)

Address offset: 0x0838

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.OEP1
INT
Res.
r
1514131211109876543210
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.IEP1
INT
Res.
r

Bits 31:18 Reserved, must be kept at reset value.

Bit 17 OEP1INT : OUT endpoint 1 interrupt bit

Bits 16:2 Reserved, must be kept at reset value.

Bit 1 IEP1INT : IN endpoint 1 interrupt bit

Bit 0 Reserved, must be kept at reset value.

61.15.45 OTG device each endpoint interrupt mask register (OTG_DEACHINTMSK)

There is one interrupt bit for endpoint 1 IN and one interrupt bit for endpoint 1 OUT.

Address offset: 0x083C

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.OEP1
INTM
Res.
rw
1514131211109876543210
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.IEP1I
NTM
Res.
rw

Bits 31:18 Reserved, must be kept at reset value.

Bit 17 OEP1INTM : OUT endpoint 1 interrupt mask bit

Bits 16:2 Reserved, must be kept at reset value.

Bit 1 IEP1INTM : IN endpoint 1 interrupt mask bit

Bit 0 Reserved, must be kept at reset value.

61.15.46 OTG device each IN endpoint-1 interrupt mask register (OTG_DIEPEACHM)

This register works with the OTG_DIEPINT1 register to generate a dedicated interrupt OTG_EP1_IN for endpoint #1. The IN endpoint interrupt for a specific status in the OTG_DOEPINT1 register can be masked by writing into the corresponding bit in this register. Status bits are masked by default.

Address offset: 0x844

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
1514131211109876543210
Res.Res.NAKMRes.Res.Res.Res.TXFURMRes.INEPNEMRes.ITTXFEMSKTOMAHBERRMEPDMXFRCM
rwrwrwrwrwrwrwrw

Bits 31:14 Reserved, must be kept at reset value.

Bit 13 NAKM : NAK interrupt mask

0: Masked interrupt

1: Unmasked interrupt

Bits 12:10 Reserved, must be kept at reset value.

Bit 9 Reserved, must be kept at reset value.

Bit 8 TXFURM : FIFO underrun mask

0: Masked interrupt

1: Unmasked interrupt

Bit 7 Reserved, must be kept at reset value.

Bit 6 INEPNEM : IN endpoint NAK effective mask

0: Masked interrupt

1: Unmasked interrupt

Bit 5 Reserved, must be kept at reset value.

Bit 4 ITTXFEMSK : IN token received when Tx FIFO empty mask

0: Masked interrupt

1: Unmasked interrupt

Bit 3 TOM : Timeout condition mask (Non-isochronous endpoints)

0: Masked interrupt

1: Unmasked interrupt

61.15.47 OTG device each OUT endpoint-1 interrupt mask register (OTG_DOEPEACHMSK1)

This register works with the OTG_DOEPINT1 register to generate a dedicated interrupt OTG_EP1_OUT for endpoint #1. The OUT endpoint interrupt for a specific status in the OTG_DOEPINT1 register can be masked by writing into the corresponding bit in this register. Status bits are masked by default.

Address offset: 0x884

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
1514131211109876543210
Res.NYET
MSK
NAK
MSK
BERR
M
Res.Res.Res.OUT
PKT
ERRM
Res.Res.Res.OTE
PD
M
STUP
M
AHB
ERRM
EPDMXFR
C
M
rwrwrwrwrwrwrwrwrw

Bits 31:15 Reserved, must be kept at reset value.

Bits 11:10 Reserved, must be kept at reset value.

Bit 9 Reserved, must be kept at reset value.

Bits 7:5 Reserved, must be kept at reset value.

Bit 4 OTEPEM : OUT token received when endpoint disabled mask

Applies to control OUT endpoints only.

0: Masked interrupt

1: Unmasked interrupt

Bit 3 STUPM : SETUP phase done mask

Applies to control endpoints only.

0: Masked interrupt

1: Unmasked interrupt

Bit 2 AHBERM : AHB error mask

0: Masked interrupt

1: Unmasked interrupt

Bit 1 EPDM : Endpoint disabled interrupt mask

0: Masked interrupt

1: Unmasked interrupt

Bit 0 XFRCM : Transfer completed interrupt mask

0: Masked interrupt

1: Unmasked interrupt

61.15.48 OTG device control IN endpoint 0 control register (OTG_DIEPCTL0)

This section describes the OTG_DIEPCTL0 register for USB_OTG FS. Nonzero control endpoints use registers for endpoints 1–3.

Address offset: 0x900

Reset value: 0x0000 0000

31302928272625242322212019181716
EPENAEPDISRes.Res.SNAKCNAKTXFNUM[3:0]STALLRes.EPTYP[1:0]NAK
STS
Res.
rsrswwrwrwrwrwrsrrr

1514131211109876543210
USBA
EP
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.MPSIZ[1:0]
rrwrw

Bit 31 EPENA : Endpoint enable

The application sets this bit to start transmitting data on the endpoint 0.

The core clears this bit before setting any of the following interrupts on this endpoint:

Bit 30 EPDIS : Endpoint disable

The application sets this bit to stop transmitting data on an endpoint, even before the transfer for that endpoint is complete. The application must wait for the endpoint disabled interrupt before treating the endpoint as disabled. The core clears this bit before setting the endpoint disabled interrupt. The application must set this bit only if endpoint enable is already set for this endpoint.

Bits 29:28 Reserved, must be kept at reset value.

Bit 27 SNAK: Set NAK

A write to this bit sets the NAK bit for the endpoint.

Using this bit, the application can control the transmission of NAK handshakes on an endpoint. The core can also set this bit for an endpoint after a SETUP packet is received on that endpoint.

Bit 26 CNAK: Clear NAK

A write to this bit clears the NAK bit for the endpoint.

Bits 25:22 TXFNUM[3:0]: Tx FIFO number

This value is set to the FIFO number that is assigned to IN endpoint 0.

Bit 21 STALL: STALL handshake

The application can only set this bit, and the core clears it when a SETUP token is received for this endpoint. If a NAK bit, a Global IN NAK or Global OUT NAK is set along with this bit, the STALL bit takes priority.

Bit 20 Reserved, must be kept at reset value.

Bits 19:18 EPTYP[1:0]: Endpoint type

Hardcoded to '00' for control.

Bit 17 NAKSTS: NAK status

Indicates the following:

0: The core is transmitting non-NAK handshakes based on the FIFO status

1: The core is transmitting NAK handshakes on this endpoint.

When this bit is set, either by the application or core, the core stops transmitting data, even if there are data available in the Tx FIFO. Irrespective of this bit's setting, the core always responds to SETUP data packets with an ACK handshake.

Bit 16 Reserved, must be kept at reset value.

Bit 15 USBAEP: USB active endpoint

This bit is always set to 1, indicating that control endpoint 0 is always active in all configurations and interfaces.

Bits 14:2 Reserved, must be kept at reset value.

Bits 1:0 MPSIZ[1:0]: Maximum packet size

The application must program this field with the maximum packet size for the current logical endpoint.

00: 64 bytes

01: 32 bytes

10: 16 bytes

11: 8 bytes

61.15.49 OTG device IN endpoint x control register [alternate] (OTG_DIEPCTLx)

Valid for INT/BULK endpoints, see next section for ISO endpoints.

The application uses this register to control the behavior of each logical endpoint other than endpoint 0.

Address offset: 0x900 + 0x20 * x, (x = 1 to 5)

Reset value: 0x0000 0000

31302928272625242322212019181716
EPENAEPDISSD1
PID
SD0
PID
SNAKCNAKTXFNUM[3:0]STALLRes.EPTYP[1:0]NAK
STS
DPID
rsrswwwwrwrwrwrwrwrwrwrr
1514131211109876543210
USBA
EP
Res.Res.Res.Res.MPSIZ[10:0]
rwrwrwrwrwrwrwrwrwrwrwrw

Bit 31 EPENA : Endpoint enable

The application sets this bit to start transmitting data on an endpoint.

The core clears this bit before setting any of the following interrupts on this endpoint:

Bit 30 EPDIS : Endpoint disable

The application sets this bit to stop transmitting/receiving data on an endpoint, even before the transfer for that endpoint is complete. The application must wait for the endpoint disabled interrupt before treating the endpoint as disabled. The core clears this bit before setting the endpoint disabled interrupt. The application must set this bit only if endpoint enable is already set for this endpoint.

Bit 29 SD1PID : Set DATA1 PID

Writing to this field sets the endpoint data PID (DPID) field in this register to DATA1.

Bit 28 SD0PID : Set DATA0 PID

Applies to interrupt/bulk IN endpoints only.

Writing to this field sets the endpoint data PID (DPID) field in this register to DATA0.

Bit 27 SNAK : Set NAK

A write to this bit sets the NAK bit for the endpoint.

Using this bit, the application can control the transmission of NAK handshakes on an endpoint. The core can also set this bit for OUT endpoints on a transfer completed interrupt, or after a SETUP is received on the endpoint.

Bit 26 CNAK : Clear NAK

A write to this bit clears the NAK bit for the endpoint.

Bits 25:22 TXFNUM[3:0] : Tx FIFO number

These bits specify the FIFO number associated with this endpoint. Each active IN endpoint must be programmed to a separate FIFO number.

This field is valid only for IN endpoints.

Bit 21 STALL : STALL handshake

Applies to non-control, non-isochronous IN endpoints only (access type is rw).

The application sets this bit to stall all tokens from the USB host to this endpoint. If a NAK bit, Global IN NAK, or Global OUT NAK is set along with this bit, the STALL bit takes priority.

Only the application can clear this bit, never the core.

Bit 20 Reserved, must be kept at reset value.

Bits 19:18 EPTYP[1:0] : Endpoint type

This is the transfer type supported by this logical endpoint.

00: Control

01: Isochronous

10: Bulk

11: Interrupt

Bit 17 NAKSTS : NAK status

It indicates the following:

0: The core is transmitting non-NAK handshakes based on the FIFO status.

1: The core is transmitting NAK handshakes on this endpoint.

When either the application or the core sets this bit:

For non-isochronous IN endpoints: The core stops transmitting any data on an IN endpoint, even if there are data available in the Tx FIFO.

For isochronous IN endpoints: The core sends out a zero-length data packet, even if there are data available in the Tx FIFO.

Irrespective of this bit's setting, the core always responds to SETUP data packets with an ACK handshake.

Bit 16 DPID : Endpoint data PID

Applies to interrupt/bulk IN endpoints only.

Contains the PID of the packet to be received or transmitted on this endpoint. The application must program the PID of the first packet to be received or transmitted on this endpoint, after the endpoint is activated. The application uses the SD0PID register field to program either DATA0 or DATA1 PID.

0: DATA0

1: DATA1

Bit 15 USBAEP : USB active endpoint

Indicates whether this endpoint is active in the current configuration and interface. The core clears this bit for all endpoints (other than EP 0) after detecting a USB reset. After receiving the SetConfiguration and SetInterface commands, the application must program endpoint registers accordingly and set this bit.

Bits 14:11 Reserved, must be kept at reset value.

Bits 10:0 MPSIZ[10:0] : Maximum packet size

The application must program this field with the maximum packet size for the current logical endpoint. This value is in bytes.

61.15.50 OTG device IN endpoint x control register [alternate] (OTG_DIEPCTLx)

Valid for ISO endpoints, see previous section for INT/BULK endpoints.

The application uses this register to control the behavior of each logical endpoint other than endpoint 0.

Address offset: 0x900 + 0x20 * x, (x = 1 to 5)

Reset value: 0x0000 0000

31302928272625242322212019181716
EPENAEPDISSODD
FRM
SEVN
FRM
SNAKCNAKTXFNUM[3:0]STALLRes.EPTYP[1:0]NAK
STS
EO
NUM
rsrswwwwrwrwrwrwrwrwrwrr
1514131211109876543210
USBA
EP
Res.Res.Res.Res.MPSIZ[10:0]
rwrwrwrwrwrwrwrwrwrwrwrw

Bit 31 EPENA : Endpoint enable

The application sets this bit to start transmitting data on an endpoint.

The core clears this bit before setting any of the following interrupts on this endpoint:

Bit 30 EPDIS : Endpoint disable

The application sets this bit to stop transmitting/receiving data on an endpoint, even before the transfer for that endpoint is complete. The application must wait for the endpoint disabled interrupt before treating the endpoint as disabled. The core clears this bit before setting the endpoint disabled interrupt. The application must set this bit only if endpoint enable is already set for this endpoint.

Bit 29 SODDFRM : Set odd frame

Applies to isochronous IN and OUT endpoints only.

Writing to this field sets the Even/Odd frame (EONUM) field to odd frame.

Bit 28 SEVNFRM : Set even frame

Applies to isochronous IN endpoints only.

Writing to this field sets the Even/Odd frame (EONUM) field to even frame.

Bit 27 SNAK : Set NAK

A write to this bit sets the NAK bit for the endpoint.

Using this bit, the application can control the transmission of NAK handshakes on an endpoint. The core can also set this bit for OUT endpoints on a transfer completed interrupt, or after a SETUP is received on the endpoint.

Bit 26 CNAK : Clear NAK

A write to this bit clears the NAK bit for the endpoint.

Bits 25:22 TXFNUM[3:0] : Tx FIFO number

These bits specify the FIFO number associated with this endpoint. Each active IN endpoint must be programmed to a separate FIFO number.

This field is valid only for IN endpoints.

Bit 21 STALL : STALL handshake

Applies to non-control, non-isochronous IN endpoints only (access type is rw).

The application sets this bit to stall all tokens from the USB host to this endpoint. If a NAK bit, Global IN NAK, or Global OUT NAK is set along with this bit, the STALL bit takes priority.

Only the application can clear this bit, never the core.

Bit 20 Reserved, must be kept at reset value.

Bits 19:18 EPTYP[1:0] : Endpoint type

This is the transfer type supported by this logical endpoint.

00: Control

01: Isochronous

10: Bulk

11: Interrupt

Bit 17 NAKSTS : NAK status

It indicates the following:

0: The core is transmitting non-NAK handshakes based on the FIFO status.

1: The core is transmitting NAK handshakes on this endpoint.

When either the application or the core sets this bit:

For non-isochronous IN endpoints: The core stops transmitting any data on an IN endpoint, even if there are data available in the Tx FIFO.

For isochronous IN endpoints: The core sends out a zero-length data packet, even if there are data available in the Tx FIFO.

Irrespective of this bit's setting, the core always responds to SETUP data packets with an ACK handshake.

Bit 16 EONUM : Even/odd frame

Applies to isochronous IN endpoints only.

Indicates the frame number in which the core transmits/receives isochronous data for this endpoint. The application must program the even/odd frame number in which it intends to transmit/receive isochronous data for this endpoint using the SEVNFRM and SODDFRM fields in this register.

0: Even frame

1: Odd frame

Bit 15 USBAEP : USB active endpoint

Indicates whether this endpoint is active in the current configuration and interface. The core clears this bit for all endpoints (other than EP 0) after detecting a USB reset. After receiving the SetConfiguration and SetInterface commands, the application must program endpoint registers accordingly and set this bit.

Bits 14:11 Reserved, must be kept at reset value.

Bits 10:0 MPSIZ[10:0] : Maximum packet size

The application must program this field with the maximum packet size for the current logical endpoint. This value is in bytes.

61.15.51 OTG device IN endpoint x interrupt register (OTG_DIEPINTx)

This register indicates the status of an endpoint with respect to USB- and AHB-related events. It is shown in Figure 903 . The application must read this register when the IN endpoints interrupt bit of the core interrupt register (IEPINT in OTG_GINTSTS) is set. Before the application can read this register, it must first read the device all endpoints interrupt (OTG_DAINT) register to get the exact endpoint number for the device endpoint-x interrupt register. The application must clear the appropriate bit in this register to clear the corresponding bits in the OTG_DAINT and OTG_GINTSTS registers.

Address offset: 0x908 + 0x20 * x, (x = 0 to 5)

Reset value: 0x0000 0080

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
1514131211109876543210
Res.Res.NAKRes.PKTD
RPSTS
Res.Res.Res.TXFEIN
EPNE
IN
EPNM
ITTXFETOCRes.EP
DISD
XFRC
rc_w1rc_w1rrc_w1rc_w1rc_w1rc_w1rc_w1rc_w1

Bits 31:14 Reserved, must be kept at reset value.

Bit 13 NAK : NAK input

The core generates this interrupt when a NAK is transmitted or received by the device. In case of isochronous IN endpoints the interrupt gets generated when a zero length packet is transmitted due to unavailability of data in the Tx FIFO.

Bit 12 Reserved, must be kept at reset value.

Bit 11 PKTDRPSTS : Packet dropped status

This bit indicates to the application that an ISOC OUT packet has been dropped. This bit does not have an associated mask bit and does not generate an interrupt.

Bits 10:8 Reserved, must be kept at reset value.

Bit 7 TXFE : Transmit FIFO empty

This interrupt is asserted when the Tx FIFO for this endpoint is either half or completely empty. The half or completely empty status is determined by the Tx FIFO Empty Level bit in the OTG_GAHBCFG register (TXFELVL bit in OTG_GAHBCFG).

Bit 6 INEPNE : IN endpoint NAK effective

This bit can be cleared when the application clears the IN endpoint NAK by writing to the CNAK bit in OTG_DIEPCTLx.

This interrupt indicates that the core has sampled the NAK bit set (either by the application or by the core). The interrupt indicates that the IN endpoint NAK bit set by the application has taken effect in the core.

This interrupt does not guarantee that a NAK handshake is sent on the USB. A STALL bit takes priority over a NAK bit.

Bit 5 INEPNM : IN token received with EP mismatch

Indicates that the data in the top of the non-periodic TxFIFO belongs to an endpoint other than the one for which the IN token was received. This interrupt is asserted on the endpoint for which the IN token was received.

61.15.52 OTG device IN endpoint 0 transfer size register (OTG_DIEPTSIZ0)

The application must modify this register before enabling endpoint 0. Once endpoint 0 is enabled using the endpoint enable bit in the device control endpoint 0 control registers (EPENA in OTG_DIEPCTL0), the core modifies this register. The application can only read this register once the core has cleared the endpoint enable bit.

Nonzero endpoints use the registers for endpoints 1–3.

Address offset: 0x910

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.PKTCNT[1:0]Res.Res.Res.
rwrw
1514131211109876543210
Res.Res.Res.Res.Res.Res.Res.Res.Res.XFRSIZ[6:0]
rwrwrwrwrwrwrw

Bits 31:21 Reserved, must be kept at reset value.

Bits 20:19 PKTCNT[1:0] : Packet count

Indicates the total number of USB packets that constitute the transfer size amount of data for endpoint 0.

This field is decremented every time a packet (maximum size or short packet) is read from the Tx FIFO.

Bits 18:7 Reserved, must be kept at reset value.

Bits 6:0 XFRSIZ[6:0] : Transfer size

Indicates the transfer size in bytes for endpoint 0. The core interrupts the application only after it has exhausted the transfer size amount of data. The transfer size can be set to the maximum packet size of the endpoint, to be interrupted at the end of each packet.

The core decrements this field every time a packet from the external memory is written to the Tx FIFO.

61.15.53 OTG device IN endpoint transmit FIFO status register (OTG_DTXFSTSx)

This read-only register contains the free space information for the device IN endpoint Tx FIFO.

Address offset: 0x918 + 0x20 * x, (x = 0 to 5)

Reset value: 0x0000 0200

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
1514131211109876543210
INEPTFSAV[15:0]
rrrrrrrrrrrrrrrr

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 INEPTFSAV[15:0] : IN endpoint Tx FIFO space available

61.15.54 OTG device IN endpoint x transfer size register (OTG_DIEPTSIZx)

The application must modify this register before enabling the endpoint. Once the endpoint is enabled using the endpoint enable bit in the OTG_DIEPCTLx registers (EPENA bit in OTG_DIEPCTLx), the core modifies this register. The application can only read this register once the core has cleared the endpoint enable bit.

Address offset: 0x910 + 0x20 * x, (x = 1 to 5)

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.MCNT[1:0]PKTCNT[9:0]XFRSIZ[18:16]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrw
1514131211109876543210
XFRSIZ[15:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bit 31 Reserved, must be kept at reset value.

Bits 30:29 MCNT[1:0] : Multi count

For periodic IN endpoints, this field indicates the number of packets that must be transmitted per frame on the USB. The core uses this field to calculate the data PID for isochronous IN endpoints.

01: 1 packet

10: 2 packets

11: 3 packets

Bits 28:19 PKTCNT[9:0] : Packet count

Indicates the total number of USB packets that constitute the transfer size amount of data for this endpoint.

This field is decremented every time a packet (maximum size or short packet) is read from the Tx FIFO.

Bits 18:0 XFRSIZ[18:0] : Transfer size

This field contains the transfer size in bytes for the current endpoint. The core only interrupts the application after it has exhausted the transfer size amount of data. The transfer size can be set to the maximum packet size of the endpoint, to be interrupted at the end of each packet.

The core decrements this field every time a packet from the external memory is written to the Tx FIFO.

61.15.55 OTG device control OUT endpoint 0 control register (OTG_DOEPCTL0)

This section describes the OTG_DOEPCTL0 register. Nonzero control endpoints use registers for endpoints 1–3.

Address offset: 0xB00

Reset value: 0x0000 8000

31302928272625242322212019181716
EPENAEPDISRes.Res.SNAKCNAKRes.Res.Res.Res.STALLSNPMEPTYP[1:0]NAK
STS
Res.
wrwwrsrwrrr

1514131211109876543210
USBA
EP
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.MPSIZ[1:0]
rrr

Bit 31 EPENA : Endpoint enable

The application sets this bit to start transmitting data on endpoint 0.

The core clears this bit before setting any of the following interrupts on this endpoint:

Bit 30 EPDIS : Endpoint disable

The application cannot disable control OUT endpoint 0.

Bits 29:28 Reserved, must be kept at reset value.

Bit 27 SNAK: Set NAK

A write to this bit sets the NAK bit for the endpoint.

Using this bit, the application can control the transmission of NAK handshakes on an endpoint. The core can also set this bit on a transfer completed interrupt, or after a SETUP is received on the endpoint.

Bit 26 CNAK: Clear NAK

A write to this bit clears the NAK bit for the endpoint.

Bits 25:22 Reserved, must be kept at reset value.

Bit 21 STALL: STALL handshake

The application can only set this bit, and the core clears it, when a SETUP token is received for this endpoint. If a NAK bit or Global OUT NAK is set along with this bit, the STALL bit takes priority. Irrespective of this bit's setting, the core always responds to SETUP data packets with an ACK handshake.

Bit 20 SNPM: Snoop mode

This bit configures the endpoint to Snoop mode. In Snoop mode, the core does not check the correctness of OUT packets before transferring them to application memory.

Bits 19:18 EPTYP[1:0]: Endpoint type

Hardcoded to 2'b00 for control.

Bit 17 NAKSTS: NAK status

Indicates the following:

0: The core is transmitting non-NAK handshakes based on the FIFO status.

1: The core is transmitting NAK handshakes on this endpoint.

When either the application or the core sets this bit, the core stops receiving data, even if there is space in the Rx FIFO to accommodate the incoming packet. Irrespective of this bit's setting, the core always responds to SETUP data packets with an ACK handshake.

Bit 16 Reserved, must be kept at reset value.

Bit 15 USBAEP: USB active endpoint

This bit is always set to 1, indicating that a control endpoint 0 is always active in all configurations and interfaces.

Bits 14:2 Reserved, must be kept at reset value.

Bits 1:0 MPSIZ[1:0]: Maximum packet size

The maximum packet size for control OUT endpoint 0 is the same as what is programmed in control IN endpoint 0.

00: 64 bytes

01: 32 bytes

10: 16 bytes

11: 8 bytes

61.15.56 OTG device OUT endpoint x interrupt register (OTG_DOEPINTx)

This register indicates the status of an endpoint with respect to USB- and AHB-related events. It is shown in Figure 903 . The application must read this register when the OUT endpoints interrupt bit of the OTG_GINTSTS register (OEPINT bit in OTG_GINTSTS) is set. Before the application can read this register, it must first read the OTG_DAINT register to get the exact endpoint number for the OTG_DOEPINTx register. The application must clear the appropriate bit in this register to clear the corresponding bits in the OTG_DAINT and OTG_GINTSTS registers.

Address offset: 0xB08 + 0x20 * x, (x = 0 to 5)

Reset value: 0x0000 0080

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
1514131211109876543210
Res.Res.NAKBERRRes.Res.Res.Res.Res.Res.STSPH
SRX
OTEP
DIS
STUPRes.EP
DISD
XFRC
rc_w1rc_w1rc_w1rc_w1rc_w1rc_w1rc_w1

Bits 31:14 Reserved, must be kept at reset value.

Bit 13 NAK : NAK input

The core generates this interrupt when a NAK is transmitted or received by the device. In case of isochronous IN endpoints the interrupt gets generated when a zero length packet is transmitted due to unavailability of data in the Tx FIFO.

Bit 12 BERR : Babble error interrupt

The core generates this interrupt when babble is received for the endpoint.

Bits 11:10 Reserved, must be kept at reset value.

Bit 9 Reserved, must be kept at reset value.

Bit 8 Reserved, must be kept at reset value.

Bit 7 Reserved, must be kept at reset value.

Bit 6 Reserved, must be kept at reset value.

Bit 5 STSPHSRX : Status phase received for control write

This interrupt is valid only for control OUT endpoints. This interrupt is generated only after OTG_FS has transferred all the data that the host has sent during the data phase of a control write transfer, to the system memory buffer. The interrupt indicates to the application that the host has switched from data phase to the status phase of a control write transfer. The application can use this interrupt to ACK or STALL the status phase, after it has decoded the data phase.

Bit 4 OTEPDIS : OUT token received when endpoint disabled

Applies only to control OUT endpoints.

Indicates that an OUT token was received when the endpoint was not yet enabled. This interrupt is asserted on the endpoint for which the OUT token was received.

Bit 3 STUP : SETUP phase done

Applies to control OUT endpoint only. Indicates that the SETUP phase for the control endpoint is complete and no more back-to-back SETUP packets were received for the current control transfer. On this interrupt, the application can decode the received SETUP data packet.

Bit 2 Reserved, must be kept at reset value.

Bit 1 EPDISD : Endpoint disabled interrupt

This bit indicates that the endpoint is disabled per the application's request.

Bit 0 XFR : Transfer completed interrupt

This field indicates that the programmed transfer is complete on the AHB as well as on the USB, for this endpoint.

61.15.57 OTG device OUT endpoint 0 transfer size register (OTG_DOEPTSIZ0)

The application must modify this register before enabling endpoint 0. Once endpoint 0 is enabled using the endpoint enable bit in the OTG_DOEPCTL0 registers (EPENA bit in OTG_DOEPCTL0), the core modifies this register. The application can only read this register once the core has cleared the endpoint enable bit.

Nonzero endpoints use the registers for endpoints 1–5.

Address offset: 0xB10

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.STUPCNT[1:0]Res.Res.Res.Res.Res.Res.Res.Res.Res.PKTCNTRes.Res.Res.
rwrwrw
1514131211109876543210
Res.Res.Res.Res.Res.Res.Res.Res.Res.XFRSIZ[6:0]
rwrwrwrwrwrwrw

Bit 31 Reserved, must be kept at reset value.

Bits 30:29 STUPCNT[1:0] : SETUP packet count

This field specifies the number of back-to-back SETUP data packets the endpoint can receive.

01: 1 packet

10: 2 packets

11: 3 packets

Bits 28:20 Reserved, must be kept at reset value.

Bit 19 PKTCNT : Packet count

This field is decremented to zero after a packet is written into the Rx FIFO.

Bits 18:7 Reserved, must be kept at reset value.

Bits 6:0 XFRSIZ[6:0] : Transfer size

Indicates the transfer size in bytes for endpoint 0. The core interrupts the application only after it has exhausted the transfer size amount of data. The transfer size can be set to the maximum packet size of the endpoint, to be interrupted at the end of each packet.

The core decrements this field every time a packet is read from the Rx FIFO and written to the external memory.

61.15.58 OTG device OUT endpoint x control register [alternate] (OTG_DOEPCTLx)

Valid for INT/BULK endpoints, see next section for ISO endpoints.

The application uses this register to control the behavior of each logical endpoint other than endpoint 0.

Address offset: 0xB00 + 0x20 * x, (x = 1 to 5)

Reset value: 0x0000 0000

31302928272625242322212019181716
EPENAEPDISSD1 PIDSD0 PIDSNAKCNAKRes.Res.Res.Res.STALLSNPMEPTYP[1:0]NAK STSDPID
rsrswwwwrwrwrwrwrr

1514131211109876543210
USBA EPRes.Res.Res.Res.MPSIZ[10:0]
rwrwrwrwrwrwrwrwrwrwrwrw

Bit 31 EPENA : Endpoint enable

Applies to IN and OUT endpoints.

The application sets this bit to start transmitting data on an endpoint.

The core clears this bit before setting any of the following interrupts on this endpoint:

Bit 30 EPDIS : Endpoint disable

The application sets this bit to stop transmitting/receiving data on an endpoint, even before the transfer for that endpoint is complete. The application must wait for the endpoint disabled interrupt before treating the endpoint as disabled. The core clears this bit before setting the endpoint disabled interrupt. The application must set this bit only if endpoint enable is already set for this endpoint.

Bit 29 SD1PID : Set DATA1 PID

Applies to interrupt/bulk IN and OUT endpoints only. Writing to this field sets the endpoint data PID (DPID) field in this register to DATA1.

Bit 28 SD0PID : Set DATA0 PID

Applies to interrupt/bulk OUT endpoints only.

Writing to this field sets the endpoint data PID (DPID) field in this register to DATA0.

Bit 27 SNAK: Set NAK

A write to this bit sets the NAK bit for the endpoint.

Using this bit, the application can control the transmission of NAK handshakes on an endpoint. The core can also set this bit for OUT endpoints on a transfer completed interrupt, or after a SETUP is received on the endpoint.

Bit 26 CNAK: Clear NAK

A write to this bit clears the NAK bit for the endpoint.

Bits 25:22 Reserved, must be kept at reset value.

Bit 21 STALL: STALL handshake

Applies to non-control, non-isochronous OUT endpoints only (access type is rw).

The application sets this bit to stall all tokens from the USB host to this endpoint. If a NAK bit, Global IN NAK, or Global OUT NAK is set along with this bit, the STALL bit takes priority. Only the application can clear this bit, never the core.

Applies to control endpoints only (access type is rs).

The application can only set this bit, and the core clears it, when a SETUP token is received for this endpoint. If a NAK bit, Global IN NAK, or Global OUT NAK is set along with this bit, the STALL bit takes priority. Irrespective of this bit's setting, the core always responds to SETUP data packets with an ACK handshake.

Bit 20 SNPM: Snoop mode

This bit configures the endpoint to Snoop mode. In Snoop mode, the core does not check the correctness of OUT packets before transferring them to application memory.

Bits 19:18 EPTYP[1:0]: Endpoint type

This is the transfer type supported by this logical endpoint.

00: Control

01: Isochronous

10: Bulk

11: Interrupt

Bit 17 NAKSTS: NAK status

Indicates the following:

0: The core is transmitting non-NAK handshakes based on the FIFO status.

1: The core is transmitting NAK handshakes on this endpoint.

When either the application or the core sets this bit:

The core stops receiving any data on an OUT endpoint, even if there is space in the Rx FIFO to accommodate the incoming packet.

Irrespective of this bit's setting, the core always responds to SETUP data packets with an ACK handshake.

Bit 16 DPID: Endpoint data PID

Applies to interrupt/bulk OUT endpoints only.

Contains the PID of the packet to be received or transmitted on this endpoint. The application must program the PID of the first packet to be received or transmitted on this endpoint, after the endpoint is activated. The application uses the SD0PID register field to program either DATA0 or DATA1 PID.

0: DATA0

1: DATA1

Bit 15 USBAEP : USB active endpoint

Indicates whether this endpoint is active in the current configuration and interface. The core clears this bit for all endpoints (other than EP 0) after detecting a USB reset. After receiving the SetConfiguration and SetInterface commands, the application must program endpoint registers accordingly and set this bit.

Bits 14:11 Reserved, must be kept at reset value.

Bits 10:0 MPSIZ[10:0] : Maximum packet size

The application must program this field with the maximum packet size for the current logical endpoint. This value is in bytes.

61.15.59 OTG device OUT endpoint x control register [alternate] (OTG_DOEPCTLx)

Valid for ISO endpoints, see previous section for INT/BULK endpoints.

The application uses this register to control the behavior of each logical endpoint other than endpoint 0.

Address offset: 0xB00 + 0x20 * x, (x = 1 to 5)

Reset value: 0x0000 0000

31302928272625242322212019181716
EPENAEPDISSODD
FRM
SEVN
FRM
SNAKCNAKRes.Res.STALLSNPMEPTYP[1:0]NAK
STS
EO
NUM
rsrswwwwrwrwrwrwrr

1514131211109876543210
USBA
EP
Res.Res.Res.Res.MPSIZ[10:0]
rwrwrwrwrwrwrwrwrwrwrwrw

Bit 31 EPENA : Endpoint enable

Applies to IN and OUT endpoints.

The application sets this bit to start transmitting data on an endpoint.

The core clears this bit before setting any of the following interrupts on this endpoint:

Bit 30 EPDIS : Endpoint disable

The application sets this bit to stop transmitting/receiving data on an endpoint, even before the transfer for that endpoint is complete. The application must wait for the endpoint disabled interrupt before treating the endpoint as disabled. The core clears this bit before setting the endpoint disabled interrupt. The application must set this bit only if endpoint enable is already set for this endpoint.

Bit 29 SODDFRM : Set odd frame

Applies to isochronous IN and OUT endpoints only. Writing to this field sets the Even/Odd frame (EONUM) field to odd frame.

Bit 28 SEVNFRM : Set even frame

Applies to isochronous OUT endpoints only.

Writing to this field sets the Even/Odd frame (EONUM) field to even frame.

Bit 27 SNAK: Set NAK

A write to this bit sets the NAK bit for the endpoint.

Using this bit, the application can control the transmission of NAK handshakes on an endpoint. The core can also set this bit for OUT endpoints on a transfer completed interrupt, or after a SETUP is received on the endpoint.

Bit 26 CNAK: Clear NAK

A write to this bit clears the NAK bit for the endpoint.

Bits 25:22 Reserved, must be kept at reset value.

Bit 21 STALL: STALL handshake

Applies to non-control, non-isochronous OUT endpoints only (access type is rw).

The application sets this bit to stall all tokens from the USB host to this endpoint. If a NAK bit, Global IN NAK, or Global OUT NAK is set along with this bit, the STALL bit takes priority. Only the application can clear this bit, never the core.

Applies to control endpoints only (access type is rs).

The application can only set this bit, and the core clears it, when a SETUP token is received for this endpoint. If a NAK bit, Global IN NAK, or Global OUT NAK is set along with this bit, the STALL bit takes priority. Irrespective of this bit's setting, the core always responds to SETUP data packets with an ACK handshake.

Bit 20 SNPM: Snoop mode

This bit configures the endpoint to Snoop mode. In Snoop mode, the core does not check the correctness of OUT packets before transferring them to application memory.

Bits 19:18 EPTYP[1:0]: Endpoint type

This is the transfer type supported by this logical endpoint.

00: Control

01: Isochronous

10: Bulk

11: Interrupt

Bit 17 NAKSTS: NAK status

Indicates the following:

0: The core is transmitting non-NAK handshakes based on the FIFO status.

1: The core is transmitting NAK handshakes on this endpoint.

When either the application or the core sets this bit:

The core stops receiving any data on an OUT endpoint, even if there is space in the Rx FIFO to accommodate the incoming packet.

Irrespective of this bit's setting, the core always responds to SETUP data packets with an ACK handshake.

Bit 16 EONUM: Even/odd frame

Applies to isochronous IN and OUT endpoints only.

Indicates the frame number in which the core transmits/receives isochronous data for this endpoint. The application must program the even/odd frame number in which it intends to transmit/receive isochronous data for this endpoint using the SEVNFRM and SODDFRM fields in this register.

0: Even frame

1: Odd frame

Bit 15 USBAEP : USB active endpoint

Indicates whether this endpoint is active in the current configuration and interface. The core clears this bit for all endpoints (other than EP 0) after detecting a USB reset. After receiving the SetConfiguration and SetInterface commands, the application must program endpoint registers accordingly and set this bit.

Bits 14:11 Reserved, must be kept at reset value.

Bits 10:0 MPSIZ[10:0] : Maximum packet size

The application must program this field with the maximum packet size for the current logical endpoint. This value is in bytes.

61.15.60 OTG device OUT endpoint x transfer size register (OTG_DOEPTSIZx)

The application must modify this register before enabling the endpoint. Once the endpoint is enabled using endpoint enable bit of the OTG_DOEPCTLx registers (EPENA bit in OTG_DOEPCTLx), the core modifies this register. The application can only read this register once the core has cleared the endpoint enable bit.

Address offset: 0xB10 + 0x20 * x, (x = 1 to 5)

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.RXDPID[1:0]PKTCNT[9:0]XFRSIZ[18:16]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrw
1514131211109876543210
XFRSIZ[15:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bit 31 Reserved, must be kept at reset value.

Bits 30:29 RXDPID[1:0]:

Condition: isochronous OUT endpoints

Received data PID

This is the data PID received in the last packet for this endpoint.

00: DATA0

01: DATA2

10: DATA1

11: MDATA

Condition: control OUT endpoints

STUPCNT[1:0]: SETUP packet count

This field specifies the number of back-to-back SETUP data packets the endpoint can receive.

01: 1 packet

10: 2 packets

11: 3 packets

Bits 28:19 PKTCNT[9:0]: Packet count

Indicates the total number of USB packets that constitute the transfer size amount of data for this endpoint.

This field is decremented every time a packet (maximum size or short packet) is written to the Rx FIFO.

Bits 18:0 XFRSIZ[18:0]: Transfer size

This field contains the transfer size in bytes for the current endpoint. The core only interrupts the application after it has exhausted the transfer size amount of data. The transfer size can be set to the maximum packet size of the endpoint, to be interrupted at the end of each packet.

The core decrements this field every time a packet is read from the Rx FIFO and written to the external memory.

61.15.61 OTG power and clock gating control register (OTG_PCGCTL)

This register is available in host and device modes.

Address offset: 0xE00

Reset value: 0x200B 8000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
1514131211109876543210
Res.Res.Res.Res.Res.Res.Res.Res.SUSPPHY SLEEPENL1 GTGPHY SUSPRes.Res.GATE HCLKSTPP CLK
rrrwrrwrw

Bits 31:8 Reserved, must be kept at reset value.

Bit 7 SUSP: Deep Sleep

This bit indicates that the PHY is in Deep Sleep when in L1 state.

Bit 6 PHYSLEEP: PHY in Sleep

This bit indicates that the PHY is in the Sleep state.

Bit 5 ENL1GTG : Enable sleep clock gating

When this bit is set, core internal clock gating is enabled in Sleep state if the core cannot assert utmi_l1_suspend_n. When this bit is not set, the PHY clock is not gated in Sleep state.

Bit 4 PHYSUSP : PHY suspended

Indicates that the PHY has been suspended. This bit is updated once the PHY is suspended after the application has set the STPPCLK bit.

Bits 3:2 Reserved, must be kept at reset value.

Bit 1 GATEHCLK : Gate HCLK

The application sets this bit to gate HCLK to modules other than the AHB Slave and Master and wakeup logic when the USB is suspended or the session is not valid. The application clears this bit when the USB is resumed or a new session starts.

Bit 0 STPPCLK : Stop PHY clock

The application sets this bit to stop the PHY clock when the USB is suspended, the session is not valid, or the device is disconnected. The application clears this bit when the USB is resumed or a new session starts.

61.15.62 OTG power and clock gating control register 1 (OTG_PCGCTL1)

This register is available in host and device modes.

Address offset: 0xE04

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
1514131211109876543210
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.RAM
GATE
EN
CNTGATECLK
[1:0]
GATE
EN
rwrwrwrw

Bits 31:4 Reserved, must be kept at reset value.

Bit 3 RAMGATEEN : Enable RAM clock gating

Enable gating of the FIFO RAM.

Bits 2:1 CNTGATECLK[1:0] : Counter for clock gating

Indicates to the controller how many PHY clock cycles and AHB clock cycles of 'IDLE' (no activity) the controller waits for before gating the respective PHY and AHB clocks internal to the controller.

00: 64 clocks

01: 128 clocks

10: Reserved

11: Reserved

Bit 0 GATEEN : Enable active clock gating

The application programs GATEEN to enable active clock gating feature for the PHY and AHB clocks.

61.15.63 OTG_FS register map

The table below gives the USB OTG register map and reset values.

Table 666. OTG_FS register map and reset values

OffsetRegister name313029282726252423222120191817161514131211109876543210
0x000OTG_GOTGCTLRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.CURMODOTGVERBSVLDASVLDDBCTCIDSTSRes.Res.Res.EHENRes.Res.Res.Res.Res.BVALOVALBVALOENAVALOVALAVALOENVBVALOVAVBVALOENRes.Res.
Reset value0000010000000
0x004OTG_GOTGINTRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.ADTOCHGRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.SEDETRes.Res.
Reset value00
0x008OTG_GAHBCFGRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.PTXFELVLTXFELVLRes.Res.Res.Res.Res.Res.GINTMSK
Reset value000
0x00COTG_GUSBCFGRes.FDMDFHMDRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.TRDTRes.Res.Res.Res.PHYSELRes.Res.Res.Res.TOTAL
Reset value0001011000
0x010OTG_GRSTCTLAHBIDLRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.TXFNUMTXFFLSHRes.FCRSTPSRSTCSRST
Reset value10000000000
0x014OTG_GINTSTSWKUPINTSRQINTDISCINTCIDSCHGLPMINTPTXFEHCINTHPRTINTRSTDETRes.IPXFR/INCOMPISOUTIISOXFROEPINTIEPINTRes.Res.EOPFISOODRPENUMDNEUSBRSTUSBSUSPESUSPRes.Res.GONAKEFFGINAKEFFNPTXFERXFLVLSOFOTGINTMMISC MOD
Reset value000001000000000000000100000
0x018OTG_GINTMSKWUMSRQIMDISCINTCIDSCHGLPMINTMPTXFEMHCIMPRTIMRSTDETRes.IPXFRM/IISOXFRMIISOXFRMOEPINTIEPINTRes.Res.EOPFMISOODRPMENUMDNEMUSBRSTUSBSUSPMESUSPMRes.Res.GONAKEFFMGINAKEFFMNPTXFEMRXFLVLMSOFMOTGINTMMISMRes.
Reset value00000000000000000000000000

Table 666. OTG_FS register map and reset values (continued)

OffsetRegister name313029282726252423222120191817161514131211109876543210
0x01COTG_GRXSTSR
(Device mode)
Res.Res.Res.Res.STSPHSTRes.Res.FRMNUMPKTSTSDPIDBCNTEPNUM
Reset value00000000000000000000000000
OTG_GRXSTSR
(Host mode)
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.PKTSTSDPIDBCNTCHNUM
Reset value00000000000000000000
0x020OTG_GRXSTSP
(Device mode)
Res.Res.Res.Res.STSPHSTRes.Res.FRMNUMPKTSTSDPIDBCNTEPNUM
Reset value0000000000000000000000000
OTG_GRXSTSP
(Host mode)
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.PKTSTSDPIDBCNTCHNUM
Reset value00000000000000000000
0x024OTG_GRXFSIZRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.RXFD
Reset value000000100000000
0x028OTG_HNPTXFSIZ/
OTG_DIEPTXF0
NPTXFD/TX0FDNPTXFSA/TX0FSA
Reset value0000001000000000000000100000000
0x02COTG_HNPTXSTSRes.NPTXQTOPNPTQXSAVNPTXFSAV
Reset value000000000001000000000100000000
0x038OTG_GCCFGRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.VBDENSDENPDENRes.BCDENPWRDWNRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.SESSVLDPS2DETSDET
Reset value00000XXXX
0x03COTG_CIDPRODUCT_ID
Reset value0000000000000000010000000000000
0x054OTG_GLPMCFGRes.Res.Res.ENBESLLPMR CNTSTSSNDLPMLPM RCNTLPMCHIDXL1RSKOKSLPSTSLPM RSPL1DSENBESLTHRSL1SSENREMWAKEBESLLPMACKLPWEN
Reset value0000000000000000000000000000
0x100OTG_HPTXFSIZPTXFSIZPTXSA
Reset value0000001000000000000000100000000
0x104OTG_DIEPTXF1INEPTXFDINEPTXSA
Reset value0000001000000000000000100000000
...
...
...

Table 666. OTG_FS register map and reset values (continued)

OffsetRegister name313029282726252423222120191817161514131211109876543210
0x114OTG_DIEPTXF5INEPTXFD
Reset value000000100000000000001100000000000
0x400OTG_HCFGRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.FSL
S
PCS
Reset value00
0x404OTG_HFIRRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.RLDCTRLFRIVL
Reset value01110101001100000
0x408OTG_HFNUMFTREM
Reset value00000000000000000011111111111111
0x410OTG_HPTXSTSPTXQTOPPTXQSAV
Reset value00000000000010000000010000000000
0x414OTG_HAINTRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.HAINT
Reset value000000000000000
0x418OTG_HAINTMSKRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.HAINTM
Reset value000000000000000
0x440OTG_HPRTRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.PSP
D
PTCTLPPWRPLSTSRes.PRSTPSUSPPRESPOCCHNGPOCAPENCHNGPENAPODETPCSTS
Reset value000000000000000000
0x500OTG_HCCHAR0CHENACHDISODDFRMDADMNTEPTYPLSDEVRes.EPDIREPNUMMPSIZ
Reset value0000000000000000000000000000000
0x508OTG_HCINT0Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.DTERRFRMORBBERRTXERRRes.ACKNAKSTALLRes.CHHXFRC
Reset value000000000
0x508OTG_HCINT0Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.DTERRFRMORBBERRTXERRNYETACKNAKSTALLAHBERRCHHXFRC
Reset value0000000000
0x50COTG_HCINTMSK0Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.DTERRMFRMORMBBERRMTXERRMACKMNAKMSTALLMRes.CHHMXFRCM
Reset value000000000

Table 666. OTG_FS register map and reset values (continued)

OffsetRegister name313029282726252423222120191817161514131211109876543210
DOPNGDPIDPKTCNTXFRSIZ
0x510OTG_HCTSI20
Reset value00000000000000000000000000000000
..Iterating preceding block of registers starting at offset 0x500.
0x660OTG_HCCHAR11CHENACHDISODDFRMDADMCNTEPTYPLSDEVRes.EPDIREPNUMMPSIZ
Reset value00000000000000000000000000000000
0x668OTG_HCINT11Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.DTERRFRMORBBERRTXERRRes.ACKNAKSTALLRes.CHHXFRFC
Reset value000000000
0x66COTG_HCINTMSK11Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.DTERRMFRMORMBBERRMTXERRMACKMNAKMSTALLMRes.CHHMXFRM
Reset value000000000
0x670OTG_HCTSI21DOPNGDPIDPKTCNTXFRSIZ
Reset value0000000000000000000000000000000
0x800OTG_DCFGRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.ERRATIMXOVRDLYRes.PFIVLDADRes.NZLSOHSKDSPD
Reset value00000000000000
0x804OTG_DCTLRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.POPRGDNECGONAKSGONAKCGINAKSGINAKTCTLGONSTSGINSTSSDISRWUSIG
Reset value00000000010
0x808OTG_DSTSRes.Res.Res.Res.Res.Res.Res.DEV
LN
STS
FNSOFRes.Res.Res.Res.EERRENUMSPDSUSPSTS
Reset value00000000000000000000
0x810OTG_DIEPMSKRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.NAKMRes.Res.Res.Res.Res.Res.INEPNEMINEPNMMITTXFEMSKTOMRes.EPDMXFRM
Reset value0000000

Table 666. OTG_FS register map and reset values (continued)

OffsetRegister name313029282726252423222120191817161514131211109876543210
0x814OTG_DOEPMASKRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.NAKMSKBERRMRes.Res.Res.OUTPKTERRMRes.Res.Res.Res.OTEPDMSTUPMRes.EPDMXFRM
Reset value0000000
0x818OTG_DAINNTOEPINTIEPINT
Reset value0000000000000000000000000000000
0x81COTG_DAINNTMSKOEPMIEPM
Reset value0000000000000000000000000000000
0x834OTG_DIEPEPMASKRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.INEPTXFEMINEPTXFEM
Reset value00000000
0x838OTG_DEACHINTRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.OEP1INTRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.IEP1INT
Reset value00
0x83COTG_DEACHINTMSKRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.OEP1INTMRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.IEP1INTM
Reset value00
0x844OTG_DIEPEACHMRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.NAKMRes.Res.Res.Res.TXFURMRes.INEPNEMRes.ITTXFEMSKTOMRes.AHBERRMEPDMXFRM
Reset value00000000
0x884OTG_DOEPEACHMSK1Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.NYETMSKNAKMSKBERRMRes.Res.Res.OUTPKTERRMRes.Res.Res.Res.OTEPDMSTUPMRes.AHBERRMEPDMXFRM
Reset value00000000
0x900OTG_DIEPCTL0EPENAEPDISRes.Res.SNAKCNAKTXFNUMSTALLRes.EPTYPNAKSTSRes.USBAEPRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.MPSIZ
Reset value0000000000010
0x908OTG_DIEPINT0Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.NAKRes.PKTDRPSTSRes.Res.Res.TXFERes.INEPNEMRes.ITTXFEMTOCRes.EPDISDXFRM
Reset value001000000
0x910OTG_DIEPTSIZ0Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.PKTCNTRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.XFRSIZ
Reset value0000000000

Table 666. OTG_FS register map and reset values (continued)

OffsetRegister name313029282726252423222120191817161514131211109876543210
0x918OTG_DTXFSTS0Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.INEPTFSAV
Reset value0000001000000000
0x920OTG_DIEPCTL1 (INT/BULK)EPENAEPDISSD1PIDSD0PIDSNAKCNAKTXFNUMSTALLRes.EPTYPNAKSTSDPIDUSBAEPRes.MPSIZ
Reset value00000000000000000000000000
OTG_DIEPCTL1 (ISO)EPENAEPDISSODDFRMSEVNFRMSNAKCNAKTXFNUMSTALLRes.EPTYPNAKSTSEONUMUSBAEPRes.MPSIZ
Reset value00000000000000000000000000
0x928OTG_DIEPINT1Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.NAKRes.PKTDRPSTSRes.Res.Res.Res.TXFEINEPNEINEPNMITTXFETOCRes.EPDISDXFRC
Reset value001000000
0x930OTG_DIEPTSIZ1Res.MCNTPKTCNTXFRSIZ
Reset value000000000000000000000000000000
0x938OTG_DTXFSTS1Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.INEPTFSAV
Reset value0000001000000000
Iterating preceding block of registers starting at offset 0x920.
0x9A0OTG_DIEPCTL5 (INT/BULK)EPENAEPDISSD1PIDSD0PIDSNAKCNAKTXFNUMSTALLRes.EPTYPNAKSTSDPIDUSBAEPRes.MPSIZ
Reset value00000000000000000000000000
OTG_DIEPCTL5 (ISO)EPENAEPDISSODDFRMSEVNFRMSNAKCNAKTXFNUMSTALLRes.EPTYPNAKSTSEONUMUSBAEPRes.MPSIZ
Reset value00000000000000000000000000
0x9A8OTG_DIEPINT5Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.NAKRes.PKTDRPSTSRes.Res.Res.Res.TXFEINEPNEINEPNMITTXFETOCRes.EPDISDXFRC
Reset value001000000
0x9B8OTG_DTXFSTS5Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.INEPTFSAV
Reset value0000001000000000
0x9B0OTG_DIEPTSIZ5Res.MCNTPKTCNTXFRSIZ
Reset value000000000000000000000000000000

Table 666. OTG_FS register map and reset values (continued)

OffsetRegister name313029282726252423222120191817161514131211109876543210
0xB00OTG_DOEPCTL0EPENAEPDISRes.Res.SNAKCNAKRes.Res.Res.STALLSNPMRes.EPTYPRes.NAKSTSRes.USBAEPRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.MPSIZ
Reset value0000000000100
0xB08OTG_DOEPINT0Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.NAKBERRRes.Res.Res.Res.Res.Res.STSPHSRXOTEPDISSTUPRes.EPDISDXFRC
Reset value0000000
0xB10OTG_DOEPTSIZ0Res.STUP CNTRes.Res.Res.Res.Res.Res.Res.Res.PKTCNTRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.XFRSIZ
Reset value0000000000
0xB20OTG_DOEPCTL1 (INT/BULK)EPENAEPDISSD1PIDSD0PIDSNAKCNAKRes.Res.Res.STALLSNPMEP TYPRes.NAKSTSDPIDUSBAEPRes.Res.Res.Res.Res.MPSIZ
Reset value000000000000000000000000
OTG_DOEPCTL1 (ISO)EPENAEPDISSODDFRMSEVNFRMSNAKCNAKRes.Res.Res.STALLSNPMEP TYPRes.NAKSTSEONUMUSBAEPRes.Res.Res.Res.Res.MPSIZ
Reset value000000000000000000000000
0xB28OTG_DOEPINT1Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.NAKBERRRes.Res.Res.Res.Res.Res.STSPHSRXOTEPDISSTUPRes.EPDISDXFRC
Reset value0000000
0xB30OTG_DOEPTSIZ1Res.RXDPID/ STUPCNTPKTCNTXFRSIZ
Reset value000000000000000000000000000000
. . .. . .Iterating preceding block of registers starting at offset 0xB20.
0xBA0OTG_DOEPCTL5 (INT/BULK)EPENAEPDISSD1PIDSD0PIDSNAKCNAKRes.Res.Res.STALLSNPMEP TYPRes.NAKSTSDPIDUSBAEPRes.Res.Res.Res.Res.MPSIZ
Reset value000000000000000000000000
OTG_DOEPCTL5 (ISO)EPENAEPDISSODDFRMSEVNFRMSNAKCNAKRes.Res.Res.STALLSNPMEP TYPRes.NAKSTSEONUMUSBAEPRes.Res.Res.Res.Res.MPSIZ
Reset value000000000000000000000000

Table 666. OTG_FS register map and reset values (continued)

OffsetRegister name313029282726252423222120191817161514131211109876543210
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.NAKBERRRes.Res.Res.Res.Res.Res.STSPHSRXOTEPDISSTUPRes.EPDISDXFRC
0xBA8OTG_DOEPINT5
Reset value0000000
0xBB0OTG_DOEPTISZ5Res.RXDPID/STUPCNTPKTCNTXFRSIZ
Reset value0000000000000000000000000000000
0xE00OTG_PCGCTLRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.SUSPPHYSLEEPENL1GTGPHYSUSPRes.Res.GATEHCLKSTPCLK
Reset value000000
0xE04OTG_PCGCTL1Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.RAMGATEENCNTGATECLKGATEEN
Reset value0000

Refer to Section 2.3: Memory organization for the register boundary addresses.

61.16 OTG_FS programming model

61.16.1 Core initialization

The application must perform the core initialization sequence. If the cable is connected during power-up, the current mode of operation bit in the OTG_GINTSTS (CMOD bit in OTG_GINTSTS) reflects the mode. The OTG_FS controller enters host mode when an “A” plug is connected or device mode when a “B” plug is connected.

This section explains the initialization of the OTG_FS controller after power-on. The application must follow the initialization sequence irrespective of host or device mode operation. All core global registers are initialized according to the core's configuration:

  1. 1. Program the following fields in the OTG_GAHBCFG register:
    • – Global interrupt mask bit GINTMSK = 1
    • – Rx FIFO non-empty (RXFLVL bit in OTG_GINTSTS)
    • – Periodic Tx FIFO empty level
  2. 2. Program the following fields in the OTG_GUSBCFG register:
    • – OTG_FS timeout calibration field
    • – USB turnaround time field
  3. 3. The software must unmask the following bits in the OTG_GINTMSK register:
    • OTG interrupt mask
    • Mode mismatch interrupt mask
  4. 4. The software can read the CMOD bit in OTG_GINTSTS to determine whether the OTG_FS controller is operating in host or device mode.

61.16.2 Host initialization

To initialize the core as host, the application must perform the following steps:

  1. 1. Program the HPRTINT in the OTG_GINTMSK register to unmask
  2. 2. Program the OTG_HCFG register to select full-speed host
  3. 3. Program the PPWR bit in OTG_HPRT to 1. This drives V BUS on the USB.
  4. 4. Wait for the PCDET interrupt in OTG_HPRT0. This indicates that a device is connecting to the port.
  5. 5. Program the PRST bit in OTG_HPRT to 1. This starts the reset process.
  6. 6. Wait at least 10 ms for the reset process to complete.
  7. 7. Program the PRST bit in OTG_HPRT to 0.
  8. 8. Wait for the PENCHNG interrupt in OTG_HPRT.
  9. 9. Read the PSPD bit in OTG_HPRT to get the enumerated speed.
  10. 10. Program the HFIR register with a value corresponding to the selected PHY clock 1
  11. 11. Program the FSLSPCS field in the OTG_HCFG register following the speed of the device detected in step 9. If FSLSPCS has been changed a port reset must be performed.
  12. 12. Program the OTG_GRXFSIZ register to select the size of the receive FIFO.
  13. 13. Program the OTG_HNPTXFSIZ register to select the size and the start address of the Non-periodic transmit FIFO for non-periodic transactions.
  14. 14. Program the OTG_HPTXFSIZ register to select the size and start address of the periodic transmit FIFO for periodic transactions.

To communicate with devices, the system software must initialize and enable at least one channel.

61.16.3 Device initialization

The application must perform the following steps to initialize the core as a device on power-up or after a mode change from host to device.

  1. 1. Program the following fields in the OTG_DCFG register:
    • – Device speed
    • – Non-zero-length status OUT handshake
    • – Periodic Frame Interval
  2. 2. Clear the DCTL.SDIS bit. The core issues a connect after this bit is cleared.
  3. 3. Program the OTG_GINTMSK register to unmask the following interrupts:
    • – USB reset
    • – Enumeration done
    • – Early suspend
    • – USB suspend
    • – SOF
  4. 4. Wait for the USBRST interrupt in OTG_GINTSTS. It indicates that a reset has been detected on the USB that lasts for about 10 ms on receiving this interrupt.
  5. 5. Wait for the ENUMDNE interrupt in OTG_GINTSTS. This interrupt indicates the end of reset on the USB. On receiving this interrupt, the application must read the OTG_DSTS

register to determine the enumeration speed and perform the steps listed in Endpoint initialization on enumeration completion on page 3023 .

At this point, the device is ready to accept SOF packets and perform control transfers on control endpoint 0.

61.16.4 Host programming model

Channel initialization

The application must initialize one or more channels before it can communicate with connected devices. To initialize and enable a channel, the application must perform the following steps:

  1. 1. Program the OTG_GINTMSK register to unmask the following:
  2. 2. Channel interrupt
    • – Non-periodic transmit FIFO empty for OUT transactions (applicable when operating in pipelined transaction-level with the packet count field programmed with more than one).
    • – Non-periodic transmit FIFO half-empty for OUT transactions (applicable when operating in pipelined transaction-level with the packet count field programmed with more than one).
  3. 3. Program the OTG_HAINTMSK register to unmask the selected channels' interrupts.
  4. 4. Program the OTG_HCINTMSK register to unmask the transaction-related interrupts of interest given in the host channel interrupt register.
  5. 5. Program the selected channel's OTG_HCTSIZx register with the total transfer size, in bytes, and the expected number of packets, including short packets. The application must program the PID field with the initial data PID (to be used on the first OUT transaction or to be expected from the first IN transaction).
  6. 6. Program the OTG_HCCHARx register of the selected channel with the device's endpoint characteristics, such as type, speed, direction, and so forth. (The channel can be enabled by setting the channel enable bit to 1 only when the application is ready to transmit or receive any packet).

Halting a channel

The application can disable any channel by programming the OTG_HCCHARx register with the CHDIS and CHENA bits set to 1. This enables the OTG_FS host to flush the posted requests (if any) and generates a channel halted interrupt. The application must wait for the CHH interrupt in OTG_HCINTx before reallocating the channel for other transactions. The OTG_FS host does not interrupt the transaction that has already been started on the USB.

Before disabling a channel, the application must ensure that there is at least one free space available in the non-periodic request queue (when disabling a non-periodic channel) or the periodic request queue (when disabling a periodic channel). The application can simply flush the posted requests when the request queue is full (before disabling the channel), by programming the OTG_HCCHARx register with the CHDIS bit set to 1 which automatically clears the CHENA bit to 0.

The application is expected to disable a channel on any of the following conditions:

  1. 1. When an STALL, TXERR, BBERR or DTERR interrupt in OTG_HCINTx is received for an IN or OUT channel. The application must be able to receive other interrupts (DTERR, Nak, data, TXERR) for the same channel before receiving the halt.
  2. 2. When a DISCINT (disconnect device) interrupt in OTG_GINTSTS is received. (The application is expected to disable all enabled channels).
  3. 3. When the application aborts a transfer before normal completion.

Operational model

The application must initialize a channel before communicating to the connected device. This section explains the sequence of operation to be performed for different types of USB transactions.

The OTG_FS host automatically writes an entry (OUT request) to the periodic/non-periodic request queue, along with the last 32-bit word write of a packet. The application must ensure that at least one free space is available in the periodic/non-periodic request queue before starting to write to the transmit FIFO. The application must always write to the transmit FIFO in 32-bit words. If the packet size is non-32-bit word aligned, the application must use padding. The OTG_FS host determines the actual packet size based on the programmed maximum packet size and transfer size.

Figure 904. Transmit FIFO write task

Flowchart for Transmit FIFO write task
graph TD; Start([Start]) --> Decision1{1 MPS or LPS FIFO space available?}; Decision1 -- No --> Wait[Wait for NPTXFE/PTXFE interrupt in OTG_GINTSTS]; Wait --> Read[Read OTG_HPTXSTS / OTG_HNPTXSTS registers for available FIFO and queue spaces]; Read --> Decision1; Decision1 -- Yes --> Write[Write 1 packet data to transmit FIFO]; Write --> Decision2{More packets to send?}; Decision2 -- No --> Done([Done]); Decision2 -- Yes --> Decision1;

MPS: Maximum packet size
LPS: Last packet size

ai15673c

Flowchart for Transmit FIFO write task

The application must ignore all packet statuses other than IN data packet (bx0010).

Figure 905. Receive FIFO read task

Flowchart for Receive FIFO read task. The process starts at 'Start', then checks 'RXFLVL interrupt?'. If 'No', it loops back to the start. If 'Yes', it branches into three paths: 'Unmask RXFLVL interrupt', 'Mask RXFLVL interrupt', and 'Unmask RXFLVL interrupt'. The 'Mask RXFLVL interrupt' path leads to 'Read OTG_FS_GRXSTSP', which then checks 'PKTSTS 0b0010?'. If 'No', it loops back to the start. If 'Yes', it checks 'BCNT > 0?'. If 'Yes', it leads to 'Read the received packet from the Receive FIFO', which then leads to 'Unmask RXFLVL interrupt'. If 'No', it loops back to the start. The 'Unmask RXFLVL interrupt' paths also lead to the start.
graph TD
    Start([Start]) --> RXFLVL{RXFLVL interrupt?}
    RXFLVL -- No --> Start
    RXFLVL -- Yes --> Unmask1[Unmask RXFLVL interrupt]
    RXFLVL -- Yes --> Mask[Mask RXFLVL interrupt]
    RXFLVL -- Yes --> Unmask2[Unmask RXFLVL interrupt]
    Mask --> ReadOTG[Read OTG_FS_GRXSTSP]
    ReadOTG --> PKTSTS{PKTSTS 0b0010?}
    PKTSTS -- No --> Start
    PKTSTS -- Yes --> BCNT{BCNT > 0?}
    BCNT -- Yes --> ReadFIFO[Read the received packet from the Receive FIFO]
    ReadFIFO --> Unmask1
    BCNT -- No --> Start
    Unmask1 --> Start
    Unmask2 --> Start
  
Flowchart for Receive FIFO read task. The process starts at 'Start', then checks 'RXFLVL interrupt?'. If 'No', it loops back to the start. If 'Yes', it branches into three paths: 'Unmask RXFLVL interrupt', 'Mask RXFLVL interrupt', and 'Unmask RXFLVL interrupt'. The 'Mask RXFLVL interrupt' path leads to 'Read OTG_FS_GRXSTSP', which then checks 'PKTSTS 0b0010?'. If 'No', it loops back to the start. If 'Yes', it checks 'BCNT > 0?'. If 'Yes', it leads to 'Read the received packet from the Receive FIFO', which then leads to 'Unmask RXFLVL interrupt'. If 'No', it loops back to the start. The 'Unmask RXFLVL interrupt' paths also lead to the start.

ai15674

A typical bulk or control OUT/SETUP pipelined transaction-level operation is shown in Figure 906. See channel 1 (ch_1). Two bulk OUT packets are transmitted. A control SETUP transaction operates in the same way but has only one packet. The assumptions are:

The sequence of operations in (channel 1) is as follows:

  1. 1. Initialize channel 1
  2. 2. Write the first packet for channel 1
  3. 3. Along with the last word write, the core writes an entry to the non-periodic request queue
  4. 4. As soon as the non-periodic queue becomes non-empty, the core attempts to send an OUT token in the current frame
  5. 5. Write the second (last) packet for channel 1
  6. 6. The core generates the XFRC interrupt as soon as the last transaction is completed successfully
  7. 7. In response to the XFRC interrupt, de-allocate the channel for other transfers
  8. 8. Handling non-ACK responses

Figure 906. Normal bulk/control OUT/SETUP

Sequence diagram showing the interaction between Application, AHB, Host, USB, and Device for a normal bulk/control OUT/SETUP transfer. The diagram includes numbered steps (1-13) and grayed-out elements (1, 2, 5, 7, 9, 11, 13) which are not relevant to this context. It shows data transfer of 1 MPS using DATA0 and DATA1 packets with ACK/IN responses.

The diagram illustrates the sequence of events for a normal bulk/control OUT/SETUP transfer. The interaction involves the Application, AHB, Host, USB, and Device.

Sequence of Events:

  1. Application calls init_reg(ch_1) (Step 1).
  2. Application calls write_tx_fifo(ch_1) (Step 2). Data (1 MPS) is transferred from Application to USB .
  3. Host (Step 3) initiates the transfer from its queue to USB .
  4. USB (Step 4) sends an OUT packet (DATA0 1 MPS) to the Device .
  5. Device (Step 5) responds with an ACK .
  6. USB (Step 6) sends an IN packet (DATA0) to the Host .
  7. Host (Step 7) receives the data via an RxFLvl interrupt and calls read_rx_fifo .
  8. USB (Step 8) sends another OUT packet (DATA1 1 MPS) to the Device .
  9. Device (Step 9) responds with an ACK .
  10. USB (Step 10) sends an IN packet (DATA1) to the Host .
  11. Host (Step 11) receives the data via an RxFLvl interrupt and calls read_rx_fifo .
  12. USB (Step 12) sends an XferCompl interrupt to the Host .
  13. Application (Step 13) calls De-allocate(ch_1) .

Grayed-out elements (not relevant): init_reg(ch_2), write_tx_fifo(ch_2), set_ch_en(ch_2), read_rx_sts, Disable(ch_2), De-allocate(ch_2).

USB Queue: Non-Periodic Request Queue. Assume that this queue can hold 4 entries. It contains entries for ch_1 and ch_2.

Host Queue: Contains entries for ch_1 and ch_2.

MSv36018V1

Sequence diagram showing the interaction between Application, AHB, Host, USB, and Device for a normal bulk/control OUT/SETUP transfer. The diagram includes numbered steps (1-13) and grayed-out elements (1, 2, 5, 7, 9, 11, 13) which are not relevant to this context. It shows data transfer of 1 MPS using DATA0 and DATA1 packets with ACK/IN responses.

1. The grayed elements are not relevant in the context of this figure.

The channel-specific interrupt service routine for bulk and control OUT/SETUP transactions is shown in the following code samples.

Unmask (NAK/TXERR/STALL/XFRC)
if (XFRC)
{
Reset Error Count
Mask ACK
De-allocate Channel
}
else if (STALL)
{
Transfer Done = 1
Unmask CHH
Disable Channel
}
else if (NAK or TXERR )
{
Rewind Buffer Pointers
Unmask CHH
Disable Channel
if (TXERR)
{
Increment Error Count
Unmask ACK
}
else
{
Reset Error Count
}
}
else if (CHH)
{
Mask CHH
if (Transfer Done or (Error_count == 3))
{
De-allocate Channel
}
else
{
Re-initialize Channel
}
}
    else if (ACK)
    {
        Reset Error Count
        Mask ACK
    }

    The application is expected to write the data packets into the transmit FIFO when the
    space is available in the transmit FIFO and the request queue. The application can
    make use of the NPTXFE interrupt in OTG_GINTSTS to find the transmit FIFO space.

    b) Bulk/control IN

Unmask (TXERR/XFRC/BBERR/STALL/DTERR)
if (XFRC)
{
    Reset Error Count
    Unmask CHH
    Disable Channel
    Reset Error Count
    Mask ACK
}

else if (TXERR or BBERR or STALL)
{
    Unmask CHH
    Disable Channel
    if (TXERR)
    {
        Increment Error Count
        Unmask ACK
    }
}

else if (CHH)
{
    Mask CHH
    if (Transfer Done or (Error_count == 3))
    {
        De-allocate Channel
    }
    else
    {
        Re-initialize Channel
    }
}

else if (ACK)
{
    Reset Error Count
    Mask ACK
}
else if (DTERR)
{
    Reset Error Count
}

The application is expected to write the requests as and when the request queue space is available and until the XFRC interrupt is received.

A typical bulk or control IN pipelined transaction-level operation is shown in Figure 907 . See channel 2 (ch_2). The assumptions are:

Figure 907. Bulk/control IN transactions

Sequence diagram showing Bulk/control IN transactions between Application, AHB, Host, USB, and Device. The diagram illustrates the flow of data and control signals for two channels, ch_1 and ch_2. Grayed elements are not relevant in this context.

The diagram illustrates the sequence of events for Bulk/control IN transactions. It is divided into five vertical lifelines: Application, AHB, Host, USB, and Device.

Sequence diagram showing Bulk/control IN transactions between Application, AHB, Host, USB, and Device. The diagram illustrates the flow of data and control signals for two channels, ch_1 and ch_2. Grayed elements are not relevant in this context.

ai15675b

1. The grayed elements are not relevant in the context of this figure.

The sequence of operations is as follows:

  1. 1. Initialize channel 2.
  2. 2. Set the CHENA bit in OTG_HCCHAR2 to write an IN request to the non-periodic request queue.
  3. 3. The core attempts to send an IN token after completing the current OUT transaction.
  4. 4. The core generates an RXFLVL interrupt as soon as the received packet is written to the receive FIFO.
  5. 5. In response to the RXFLVL interrupt, mask the RXFLVL interrupt and read the received packet status to determine the number of bytes received, then read the receive FIFO accordingly. Following this, unmask the RXFLVL interrupt.
  6. 6. The core generates the RXFLVL interrupt for the transfer completion status entry in the receive FIFO.
  7. 7. The application must read and ignore the receive packet status when the receive packet status is not an IN data packet (PKTSTS in OTG_GRXSTSR \( \neq \) 0b0010).
  8. 8. The core generates the XFRC interrupt as soon as the receive packet status is read.
  9. 9. In response to the XFRC interrupt, disable the channel and stop writing the OTG_HCCHAR2 register for further requests. The core writes a channel disable request to the non-periodic request queue as soon as the OTG_HCCHAR2 register is written.
  10. 10. The core generates the RXFLVL interrupt as soon as the halt status is written to the receive FIFO.
  11. 11. Read and ignore the receive packet status.
  12. 12. The core generates a CHH interrupt as soon as the halt status is popped from the receive FIFO.
  13. 13. In response to the CHH interrupt, de-allocate the channel for other transfers.
  14. 14. Handling non-ACK responses

Setup, data, and status stages of a control transfer must be performed as three separate transfers. setup-, data- or status-stage OUT transactions are performed similarly to the bulk OUT transactions explained previously. Data- or status-stage IN transactions are performed similarly to the bulk IN transactions explained previously. For all three stages, the application is expected to set the EPTYP field in

OTG_HCCHAR1 to control. During the setup stage, the application is expected to set the PID field in OTG_HCTSIZ1 to SETUP.

A typical interrupt OUT operation is shown in Figure 908 . The assumptions are:

The sequence of operations is as follows:

  1. 1. Initialize and enable channel 1. The application must set the ODDFRM bit in OTG_HCCHAR1.
  2. 2. Write the first packet for channel 1.
  3. 3. Along with the last word write of each packet, the OTG_FS host writes an entry to the periodic request queue.
  4. 4. The OTG_FS host attempts to send an OUT token in the next (odd) frame.
  5. 5. The OTG_FS host generates an XFRC interrupt as soon as the last packet is transmitted successfully.
  6. 6. In response to the XFRC interrupt, reinitialize the channel for the next transfer.

Figure 908. Normal interrupt OUT

Sequence diagram showing the interaction between Application, AHB, Host, USB, and Device for a normal interrupt OUT transaction. The diagram is divided into two halves by a dashed line representing the start of an odd micro frame. In the first half, the application initializes channel 1 and writes a 1 MPS packet to the TX FIFO. The host schedules this packet into the Periodic Request Queue and sends an OUT packet to the device. The device responds with DATA0 and ACK. In the second half, the host receives an XferCompl interrupt. The application then initializes channel 2, reads the RX FIFO (receiving the 1 MPS packet), and receives RxFLvl and XferCompl interrupts. Finally, the application re-initializes channel 1 and writes another 1 MPS packet. The host schedules this into the queue for the even micro frame, sends an OUT packet, and the device responds with DATA1 and ACK.

The diagram illustrates the sequence of events for a normal interrupt OUT transaction. It involves the following components and steps:

MSV36020V1

Sequence diagram showing the interaction between Application, AHB, Host, USB, and Device for a normal interrupt OUT transaction. The diagram is divided into two halves by a dashed line representing the start of an odd micro frame. In the first half, the application initializes channel 1 and writes a 1 MPS packet to the TX FIFO. The host schedules this packet into the Periodic Request Queue and sends an OUT packet to the device. The device responds with DATA0 and ACK. In the second half, the host receives an XferCompl interrupt. The application then initializes channel 2, reads the RX FIFO (receiving the 1 MPS packet), and receives RxFLvl and XferCompl interrupts. Finally, the application re-initializes channel 1 and writes another 1 MPS packet. The host schedules this into the queue for the even micro frame, sends an OUT packet, and the device responds with DATA1 and ACK.

1. The grayed elements are not relevant in the context of this figure.

Unmask (NAK/TXERR/STALL/XFRC/FRMOR)

if (XFRC)
{
    Reset Error Count
    Mask ACK
    De-allocate Channel
}
else
    if (STALL or FRMOR)
    {
        Mask ACK
        Unmask CHH
        Disable Channel
        if (STALL)
        {
            Transfer Done = 1
        }
    }
    else
        if (NAK or TXERR)
        {
            Rewind Buffer Pointers
            Reset Error Count
            Mask ACK
            Unmask CHH
            Disable Channel
        }
        else
            if (CHH)
            {
                Mask CHH
                if (Transfer Done or (Error_count == 3))
                {
                    De-allocate Channel
                }
                else
                {
                    Re-initialize Channel (in next b_interval - 1 Frame)
                }
            }
            else
                if (ACK)
                {
                    Reset Error Count
                    Mask ACK
                }

The application uses the NPTXFE interrupt in OTG_GINTSTS to find the transmit FIFO space.

Interrupt IN

Unmask (NAK/TXERR/XFRC/BBERR/STALL/FRMOR/DTERR)

if (XFRC)
{
    Reset Error Count
    Mask ACK
    if (OTG_HCTSIZx.PKTCNT == 0)
    {
        De-allocate Channel
    }
    else
    {
        Transfer Done = 1
        Unmask CHH
        Disable Channel
    }
}
else
    if (STALL or FRMOR or NAK or DTERR or BBERR)
    {
        Mask ACK
        Unmask CHH
        Disable Channel
        if (STALL or BBERR)
        {
            Reset Error Count
            Transfer Done = 1
        }
        else
            if (!FRMOR)
            {
                Reset Error Count
            }
    }
    else
        if (TXERR)
        {
            Increment Error Count
            Unmask ACK
            Unmask CHH
            Disable Channel
        }
    else
if (CHH)
{
    Mask CHH
    if (Transfer Done or (Error_count == 3))
    {
        De-allocate Channel
    }
    else
        Re-initialize Channel (in next b_interval - 1 /Frame)
}
}
else
    if (ACK)
    {
        Reset Error Count
        Mask ACK
    }

The assumptions are:

The sequence of operations is as follows:

  1. 1. Initialize channel 2. The application must set the ODDFRM bit in OTG_HCCHAR2.
  2. 2. Set the CHENA bit in OTG_HCCHAR2 to write an IN request to the periodic request queue.
  3. 3. The OTG_FS host writes an IN request to the periodic request queue for each OTG_HCCHAR2 register write with the CHENA bit set.
  4. 4. The OTG_FS host attempts to send an IN token in the next (odd) frame.
  5. 5. As soon as the IN packet is received and written to the receive FIFO, the OTG_FS host generates an RXFLVL interrupt.
  6. 6. In response to the RXFLVL interrupt, read the received packet status to determine the number of bytes received, then read the receive FIFO accordingly. The application must mask the RXFLVL interrupt before reading the receive FIFO, and unmask after reading the entire packet.
  7. 7. The core generates the RXFLVL interrupt for the transfer completion status entry in the receive FIFO. The application must read and ignore the receive packet status when the receive packet status is not an IN data packet (PKTSTS in GRXSTS ≠ 0b0010).
  8. 8. The core generates an XFRC interrupt as soon as the receive packet status is read.
  9. 9. In response to the XFRC interrupt, read the PKTCNT field in OTG_HCTSIZ2. If the PKTCNT bit in OTG_HCTSIZ2 is not equal to 0, disable the channel before re-

initializing the channel for the next transfer, if any). If PKTCNT bit in OTG_HCTSIZ2 = 0, reinitialize the channel for the next transfer. This time, the application must reset the ODDFRM bit in OTG_HCCHAR2.

Figure 909. Normal interrupt IN

Sequence diagram showing a normal interrupt IN transaction between an Application, AHB, Host, USB, and Device. The diagram is divided into three horizontal sections: Application, AHB, and Host/USB/Device. The Host/USB/Device section is further divided into Odd (micro) frame and Even (micro) frame sections by dashed lines. The sequence of events is numbered 1 through 9. 1. Application: init_reg(ch_1) (grayed out), write_tx_fifo(ch_1) (1 MPS) to AHB. 2. Application: set_ch_en(ch_2) (grayed out) to AHB. 3. Host: Periodic Request Queue (ch_1, ch_2) to USB. 4. USB: OUT DATA0 (1 MPS) to Device, ACK from Device. 5. USB: IN DATA0 from Device, ACK to Device. 6. AHB: XferCompl interrupt to Application, init_reg(ch_1) (grayed out), write_tx_fifo(ch_1) (1 MPS) to AHB. 7. AHB: RxFLvl interrupt to Application, read_rx_sts, read_rx_fifo (1 MPS) to AHB. 8. AHB: RxFLvl interrupt to Application, read_rx_sts (grayed out). 9. AHB: XferCompl interrupt to Application, init_reg(ch_2) (grayed out), set_ch_en(ch_2) (grayed out) to AHB. The USB section includes a note: 'Periodic Request Queue Assume that this queue can hold 4 entries.' The diagram is labeled ai15676b at the bottom right.
Sequence diagram showing a normal interrupt IN transaction between an Application, AHB, Host, USB, and Device. The diagram is divided into three horizontal sections: Application, AHB, and Host/USB/Device. The Host/USB/Device section is further divided into Odd (micro) frame and Even (micro) frame sections by dashed lines. The sequence of events is numbered 1 through 9. 1. Application: init_reg(ch_1) (grayed out), write_tx_fifo(ch_1) (1 MPS) to AHB. 2. Application: set_ch_en(ch_2) (grayed out) to AHB. 3. Host: Periodic Request Queue (ch_1, ch_2) to USB. 4. USB: OUT DATA0 (1 MPS) to Device, ACK from Device. 5. USB: IN DATA0 from Device, ACK to Device. 6. AHB: XferCompl interrupt to Application, init_reg(ch_1) (grayed out), write_tx_fifo(ch_1) (1 MPS) to AHB. 7. AHB: RxFLvl interrupt to Application, read_rx_sts, read_rx_fifo (1 MPS) to AHB. 8. AHB: RxFLvl interrupt to Application, read_rx_sts (grayed out). 9. AHB: XferCompl interrupt to Application, init_reg(ch_2) (grayed out), set_ch_en(ch_2) (grayed out) to AHB. The USB section includes a note: 'Periodic Request Queue Assume that this queue can hold 4 entries.' The diagram is labeled ai15676b at the bottom right.

1. The grayed elements are not relevant in the context of this figure.

A typical isochronous OUT operation is shown in Figure 910 . The assumptions are:

packet size), starting with an odd frame. (transfer size = 1 024 bytes).

The sequence of operations is as follows:

  1. 1. Initialize and enable channel 1. The application must set the ODDFRM bit in OTG_HCCHAR1.
  2. 2. Write the first packet for channel 1.
  3. 3. Along with the last word write of each packet, the OTG_FS host writes an entry to the periodic request queue.
  4. 4. The OTG_FS host attempts to send the OUT token in the next frame (odd).
  5. 5. The OTG_FS host generates the XFRC interrupt as soon as the last packet is transmitted successfully.
  6. 6. In response to the XFRC interrupt, reinitialize the channel for the next transfer.
  7. 7. Handling non-ACK responses

Figure 910. Isochronous OUT transactions

Sequence diagram showing isochronous OUT transactions between Application, AHB, Host, USB, and Device. The diagram is divided into Odd (micro) frame and Even (micro) frame sections. It shows steps for initializing channels, writing data to FIFOs, and handling interrupts (XferCompl, RxFLvl).

The diagram illustrates the sequence of operations for isochronous OUT transactions across five domains: Application, AHB, Host, USB, and Device. The sequence is as follows:

Odd (micro) frame:

Even (micro) frame:

MSv36022V1

Sequence diagram showing isochronous OUT transactions between Application, AHB, Host, USB, and Device. The diagram is divided into Odd (micro) frame and Even (micro) frame sections. It shows steps for initializing channels, writing data to FIFOs, and handling interrupts (XferCompl, RxFLvl).

1. The grayed elements are not relevant in the context of this figure.

Code sample: isochronous OUT

Unmask (FRMOR/XFRC)
if (XFRC)
{
    De-allocate Channel
}
else
    if (FRMOR)
    {
        Unmask CHH
        Disable Channel
    }
    else
        if (CHH)
        {
            Mask CHH
            De-allocate Channel
        }
Code sample: Isochronous IN
Unmask (TXERR/XFRC/FRMOR/BBERR)
if (XFRC or FRMOR)
{
    if (XFRC and (OTG_HCTSIZx.PKTCNT == 0))
    {
        Reset Error Count
        De-allocate Channel
    }
    else
    {
        Unmask CHH
        Disable Channel
    }
}
else
    if (TXERR or BBERR)
    {
        Increment Error Count
        Unmask CHH
        Disable Channel
    }
    else
        if (CHH)
        {
            Mask CHH
            if (Transfer Done or (Error_count == 3))
            {
                De-allocate Channel
            }
        }
    else
    {
        Re-initialize Channel
    }
}

The assumptions are:

The sequence of operations is as follows:

  1. 1. Initialize channel 2. The application must set the ODDFRM bit in OTG_HCCHAR2.
  2. 2. Set the CHENA bit in OTG_HCCHAR2 to write an IN request to the periodic request queue.
  3. 3. The OTG_FS host writes an IN request to the periodic request queue for each OTG_HCCHAR2 register write with the CHENA bit set.
  4. 4. The OTG_FS host attempts to send an IN token in the next odd frame.
  5. 5. As soon as the IN packet is received and written to the receive FIFO, the OTG_FS host generates an RXFLVL interrupt.
  6. 6. In response to the RXFLVL interrupt, read the received packet status to determine the number of bytes received, then read the receive FIFO accordingly. The application must mask the RXFLVL interrupt before reading the receive FIFO, and unmask it after reading the entire packet.
  7. 7. The core generates an RXFLVL interrupt for the transfer completion status entry in the receive FIFO. This time, the application must read and ignore the receive packet status when the receive packet status is not an IN data packet (PKTSTS bit in OTG_GRXSTSR ≠ 0b0010).
  8. 8. The core generates an XFRC interrupt as soon as the receive packet status is read.
  9. 9. In response to the XFRC interrupt, read the PKTCNT field in OTG_HCTSIZ2. If PKTCNT ≠ 0 in OTG_HCTSIZ2, disable the channel before re-initializing the channel for the next transfer, if any. If PKTCNT = 0 in OTG_HCTSIZ2, reinitialize the channel for the next transfer. This time, the application must reset the ODDFRM bit in OTG_HCCHAR2.

Figure 911. Isochronous IN transactions

Sequence diagram showing isochronous IN transactions between Application, AHB, Host, USB, and Device. The diagram is divided into Odd (micro) frame and Even (micro) frame sections. It shows steps for initializing channels, writing data to TX FIFOs, and reading data from RX FIFOs, with corresponding USB OUT and IN transactions.

The diagram illustrates the sequence of operations for isochronous IN transactions across five lifelines: Application, AHB, Host, USB, and Device. The timeline is split into Odd and Even (micro) frames by horizontal dashed lines.

Grayed elements (init_reg(ch_2) and set_ch_en(ch_2) in the even frame) are not relevant in this context.

Sequence diagram showing isochronous IN transactions between Application, AHB, Host, USB, and Device. The diagram is divided into Odd (micro) frame and Even (micro) frame sections. It shows steps for initializing channels, writing data to TX FIFOs, and reading data from RX FIFOs, with corresponding USB OUT and IN transactions.

1. The grayed elements are not relevant in the context of this figure.

Choose the periodic and non-periodic request queue depths carefully to match the number of periodic/non-periodic endpoints accessed.

The non-periodic request queue depth affects the performance of non-periodic

transfers. The deeper the queue (along with sufficient FIFO size), the more often the core is able to pipeline non-periodic transfers. If the queue size is small, the core is able to put in new requests only when the queue space is freed up.

The core's periodic request queue depth is critical to perform periodic transfers as scheduled. Select the periodic queue depth, based on the number of periodic transfers scheduled in a microframe. If the periodic request queue depth is smaller than the periodic transfers scheduled in a microframe, a frame overrun condition occurs.

OTG_FS controller handles two cases of babble: packet babble and port babble. Packet babble occurs if the device sends more data than the maximum packet size for the channel. Port babble occurs if the core continues to receive data from the device at EOF2 (the end of frame 2, which is very close to SOF).

When OTG_FS controller detects a packet babble, it stops writing data into the Rx buffer and waits for the end of packet (EOP). When it detects an EOP, it flushes already written data in the Rx buffer and generates a Babble interrupt to the application.

When OTG_FS controller detects a port babble, it flushes the Rx FIFO and disables the port. The core then generates a port disabled interrupt (HPRTINT in OTG_GINTSTS, PENCHNG in OTG_HPRT). On receiving this interrupt, the application must determine that this is not due to an overcurrent condition (another cause of the port disabled interrupt) by checking POCA in OTG_HPRT, then perform a soft reset. The core does not send any more tokens after it has detected a port babble condition.

61.16.5 Device programming model

Endpoint initialization on USB reset

  1. 1. Set the NAK bit for all OUT endpoints
    • – SNAK = 1 in OTG_DOEPCTLx (for all OUT endpoints)
  2. 2. Unmask the following interrupt bits
    • – INEP0 = 1 in OTG_DAINTEMSK (control 0 IN endpoint)
    • – OUTEP0 = 1 in OTG_DAINTEMSK (control 0 OUT endpoint)
    • – STUPM = 1 in OTG_DOEPMK
    • – XFRCM = 1 in OTG_DOEPMK
    • – XFRCM = 1 in OTG_DIEPMK
    • – TOM = 1 in OTG_DIEPMK
  3. 3. Set up the data FIFO RAM for each of the FIFOs
    • – Program the OTG_GRXFSIZ register, to be able to receive control OUT data and setup data. If thresholding is not enabled, at a minimum, this must be equal to 1 max packet size of control endpoint 0 + 2 words (for the status of the control OUT data packet) + 10 words (for setup packets).
    • – Program the OTG_DIEPTXF0 register (depending on the FIFO number chosen) to be able to transmit control IN data. At a minimum, this must be equal to 1 max packet size of control endpoint 0.
  4. 4. Program the following fields in the endpoint-specific registers for control OUT endpoint 0 to receive a SETUP packet
    • – STUPCNT = 3 in OTG_DOEPTSIZ0 (to receive up to 3 back-to-back SETUP packets)

At this point, all initialization required to receive SETUP packets is done.

Endpoint initialization on enumeration completion

  1. 1. On the Enumeration Done interrupt (ENUMDNE in OTG_GINTSTS), read the OTG_DSTS register to determine the enumeration speed.
  2. 2. Program the MPSIZ field in OTG_DIEPCTL0 to set the maximum packet size. This step configures control endpoint 0. The maximum packet size for a control endpoint depends on the enumeration speed.

At this point, the device is ready to receive SOF packets and is configured to perform control transfers on control endpoint 0.

Endpoint initialization on SetAddress command

This section describes what the application must do when it receives a SetAddress command in a SETUP packet.

  1. 1. Program the OTG_DCFG register with the device address received in the SetAddress command
  2. 2. Program the core to send out a status IN packet

Endpoint initialization on SetConfiguration/SetInterface command

This section describes what the application must do when it receives a SetConfiguration or SetInterface command in a SETUP packet.

  1. 1. When a SetConfiguration command is received, the application must program the endpoint registers to configure them with the characteristics of the valid endpoints in the new configuration.
  2. 2. When a SetInterface command is received, the application must program the endpoint registers of the endpoints affected by this command.
  3. 3. Some endpoints that were active in the prior configuration or alternate setting are not valid in the new configuration or alternate setting. These invalid endpoints must be deactivated.
  4. 4. Unmask the interrupt for each active endpoint and mask the interrupts for all inactive endpoints in the OTG_DAINTMSK register.
  5. 5. Set up the data FIFO RAM for each FIFO.
  6. 6. After all required endpoints are configured; the application must program the core to send a status IN packet.

At this point, the device core is configured to receive and transmit any type of data packet.

Endpoint activation

This section describes the steps required to activate a device endpoint or to configure an existing device endpoint to a new type.

  1. 1. Program the characteristics of the required endpoint into the following fields of the OTG_DIEPCTLx register (for IN or bidirectional endpoints) or the OTG_DOEPCTLx register (for OUT or bidirectional endpoints).
    • – Maximum packet size
    • – USB active endpoint = 1
    • – Endpoint start data toggle (for interrupt and bulk endpoints)
    • – Endpoint type
    • – Tx FIFO number
  2. 2. Once the endpoint is activated, the core starts decoding the tokens addressed to that endpoint and sends out a valid handshake for each valid token received for the endpoint.

Endpoint deactivation

This section describes the steps required to deactivate an existing endpoint.

  1. 1. In the endpoint to be deactivated, clear the USB active endpoint bit in the OTG_DIEPCTLx register (for IN or bidirectional endpoints) or the OTG_DOEPCTLx register (for OUT or bidirectional endpoints).
  2. 2. Once the endpoint is deactivated, the core ignores tokens addressed to that endpoint, which results in a timeout on the USB.

Note: The application must meet the following conditions to set up the device core to handle traffic:

NPTXFEM and RXFLVLM in the OTG_GINTMSK register must be cleared.

Operational model

SETUP and OUT data transfers:

This section describes the internal data flow and application-level operations during data OUT transfers and SETUP transactions.

This section describes how to read packets (OUT data and SETUP packets) from the receive FIFO.

  1. 1. On catching an RXFLVL interrupt (OTG_GINTSTS register), the application must read the receive status pop register (OTG_GRXSTSP).
  2. 2. The application can mask the RXFLVL interrupt (in OTG_GINTSTS) by writing to RXFLVLM = 0 (in OTG_GINTMSK), until it has read the packet from the receive FIFO.
  3. 3. If the received packet's byte count is not 0, the byte count amount of data is popped from the receive data FIFO and stored in memory. If the received packet byte count is 0, no data is popped from the receive data FIFO.
  4. 4. The receive status readout of the packet of FIFO indicates one of the following:
    1. a) Global OUT NAK pattern:
      PKTSTS = Global OUT NAK, BCNT = 0x000, EPNUM = (0x0),
      DPID = (0b00).
      These data indicate that the global OUT NAK bit has taken effect.
    2. b) SETUP packet pattern:
      PKTSTS = SETUP, BCNT = 0x008, EPNUM = Control EP Num,

DPID = DATA0. These data indicate that a SETUP packet for the specified endpoint is now available for reading from the receive FIFO.

c) Setup stage done pattern:

PKTSTS = Setup Stage Done, BCNT = 0x0, EPNUM = Control EP Num, DPID = (0b00).

These data indicate that the setup stage for the specified endpoint has completed and the data stage has started. After this entry is popped from the receive FIFO, the core asserts a setup interrupt on the specified control OUT endpoint.

d) Data OUT packet pattern:

PKTSTS = DataOUT, BCNT = size of the received data OUT packet ( \( 0 \leq BCNT \leq 1024 \) ), EPNUM = EPNUM on which the packet was received, DPID = Actual Data PID.

e) Data transfer completed pattern:

PKTSTS = Data OUT transfer done, BCNT = 0x0, EPNUM = OUT EP Num on which the data transfer is complete, DPID = (0b00).

These data indicate that an OUT data transfer for the specified OUT endpoint has completed. After this entry is popped from the receive FIFO, the core asserts a transfer completed interrupt on the specified OUT endpoint.

  1. 5. After the data payload is popped from the receive FIFO, the RXFLVL interrupt (OTG_GINTSTS) must be unmasked.
  2. 6. Steps 1–5 are repeated every time the application detects assertion of the interrupt line due to RXFLVL in OTG_GINTSTS. Reading an empty receive FIFO can result in undefined core behavior.

Figure 912 provides a flowchart of the above procedure.

Figure 912. Receive FIFO packet read

Flowchart showing the process of reading a packet from the Receive FIFO. It starts with waiting for RXFLVL, reading the status register, checking if BCNT is zero, and if not, reading the data into memory based on a calculated word count.
graph TD
    Start(( )) --> Wait[wait until RXFLVL in OTG_FS_GINTSTS]
    Wait --> RdReg[rd_data = rd_reg(OTG_FS_GRXSTSP);]
    RdReg --> Decision{rd_data.BCNT = 0?}
    Decision -- Y --> Wait
    Decision -- N --> MemRead[mem[0: word_cnt - 1] =
rd_rfifo(rd_data.EPNUM,
word_cnt)] subgraph packet_store_in_memory [packet store in memory] MemRead end subgraph rcv_out_pkt [rcv_out_pkt()] Decision MemRead end Calc[word_cnt =
BCNT[11:2] +
(BCNT[1] | BCNT[0])] --> MemRead

ai15677b

Flowchart showing the process of reading a packet from the Receive FIFO. It starts with waiting for RXFLVL, reading the status register, checking if BCNT is zero, and if not, reading the data into memory based on a calculated word count.

SETUP transactions

This section describes how the core handles SETUP packets and the application's sequence for handling SETUP transactions.

  1. 1. To receive a SETUP packet, the STUPCNT field (OTG_DOEPTSIZx) in a control OUT endpoint must be programmed to a non-zero value. When the application programs the STUPCNT field to a non-zero value, the core receives SETUP packets and writes them to the receive FIFO, irrespective of the NAK status and EPENA bit setting in OTG_DOEPCTLx. The STUPCNT field is decremented every time the control endpoint receives a SETUP packet. If the STUPCNT field is not programmed to a proper value before receiving a SETUP packet, the core still receives the SETUP packet and decrements the STUPCNT field, but the application may not be able to determine the correct number of SETUP packets received in the setup stage of a control transfer.
    • – STUPCNT = 3 in OTG_DOEPTSIZx
  2. 2. The application must always allocate some extra space in the receive data FIFO, to be able to receive up to three SETUP packets on a control endpoint.
    • – The space to be reserved is 10 words. Three words are required for the first SETUP packet, 1 word is required for the setup stage done word and 6 words are required to store two extra SETUP packets among all control endpoints.
    • – 3 words per SETUP packet are required to store 8 bytes of SETUP data and 4 bytes of SETUP status (setup packet pattern). The core reserves this space in the receive data FIFO to write SETUP data only, and never uses this space for data packets.
  3. 3. The application must read the 2 words of the SETUP packet from the receive FIFO.
  4. 4. The application must read and discard the setup stage done word from the receive FIFO.
  1. 1. When a SETUP packet is received, the core writes the received data to the receive FIFO, without checking for available space in the receive FIFO and irrespective of the endpoint's NAK and STALL bit settings.
    • – The core internally sets the IN NAK and OUT NAK bits for the control IN/OUT endpoints on which the SETUP packet was received.
  2. 2. For every SETUP packet received on the USB, 3 words of data are written to the receive FIFO, and the STUPCNT field is decremented by 1.
    • – The first word contains control information used internally by the core
    • – The second word contains the first 4 bytes of the SETUP command
    • – The third word contains the last 4 bytes of the SETUP command
  3. 3. When the setup stage changes to a data IN/OUT stage, the core writes an entry (setup stage done word) to the receive FIFO, indicating the completion of the setup stage.
  4. 4. On the AHB side, SETUP packets are emptied by the application.
  5. 5. When the application pops the setup stage done word from the receive FIFO, the core interrupts the application with an STUP interrupt (OTG_DOEPINTx), indicating it can process the received SETUP packet.
  6. 6. The core clears the endpoint enable bit for control OUT endpoints.
  1. 1. Program the OTG_DOEPTSIZx register.
    • – STUPCNT = 3
  2. 2. Wait for the RXFLVL interrupt (OTG_GINTSTS) and empty the data packets from the receive FIFO.
  3. 3. Assertion of the STUP interrupt (OTG_DOEPINTx) marks a successful completion of the SETUP data transfer.
    • – On this interrupt, the application must read the OTG_DOEPTSIZx register to determine the number of SETUP packets received and process the last received SETUP packet.
Figure 913. Processing a SETUP packet Flowchart illustrating the processing of a SETUP packet. The process starts with 'Wait for STP in OTG_DOEPINTx', followed by 'rem_supcnt = rd_reg(OTG_DOEPTSIZx)', then 'setup_cmd[31:0] = mem[4 - 2 * rem_supcnt]' and 'setup_cmd[63:32] = mem[5 - 2 * rem_supcnt]'. It then proceeds to 'Find setup cmd type', which leads to a decision diamond 'ctrl_rd/wr/2 stage'. From this diamond, three paths emerge: 'Read' leading to 'setup_np_in_pkt Data IN phase', '2-stage' leading to 'setup_np_in_pkt Status IN phase', and 'Write' leading to 'rcv_out_pkt Data OUT phase'.
graph TD; A[Wait for STP in OTG_DOEPINTx] --> B["rem_supcnt = rd_reg(OTG_DOEPTSIZx)"]; B --> C["setup_cmd[31:0] = mem[4 - 2 * rem_supcnt]
setup_cmd[63:32] = mem[5 - 2 * rem_supcnt]"]; C --> D[Find setup cmd type]; D --> E{ctrl_rd/wr/2 stage}; E -- Read --> F["setup_np_in_pkt
Data IN phase"]; E -- 2-stage --> G["setup_np_in_pkt
Status IN phase"]; E -- Write --> H["rcv_out_pkt
Data OUT phase"];

MSv37035V1

Flowchart illustrating the processing of a SETUP packet. The process starts with 'Wait for STP in OTG_DOEPINTx', followed by 'rem_supcnt = rd_reg(OTG_DOEPTSIZx)', then 'setup_cmd[31:0] = mem[4 - 2 * rem_supcnt]' and 'setup_cmd[63:32] = mem[5 - 2 * rem_supcnt]'. It then proceeds to 'Find setup cmd type', which leads to a decision diamond 'ctrl_rd/wr/2 stage'. From this diamond, three paths emerge: 'Read' leading to 'setup_np_in_pkt Data IN phase', '2-stage' leading to 'setup_np_in_pkt Status IN phase', and 'Write' leading to 'rcv_out_pkt Data OUT phase'.

Internal data flow:

  1. 1. When the application sets the Global OUT NAK (SGONAK bit in OTG_DCTL), the core stops writing data, except SETUP packets, to the receive FIFO. Irrespective of the

space availability in the receive FIFO, non-isochronous OUT tokens receive a NAK handshake response, and the core ignores isochronous OUT data packets

  1. 2. The core writes the Global OUT NAK pattern to the receive FIFO. The application must reserve enough receive FIFO space to write this data pattern.
  2. 3. When the application pops the Global OUT NAK pattern word from the receive FIFO, the core sets the GONAKEFF interrupt (OTG_GINTSTS).
  3. 4. Once the application detects this interrupt, it can assume that the core is in Global OUT NAK mode. The application can clear this interrupt by clearing the SGONAK bit in OTG_DCTL.

Application programming sequence:

  1. 1. To stop receiving any kind of data in the receive FIFO, the application must set the Global OUT NAK bit by programming the following field:
    • – SGONAK = 1 in OTG_DCTL
  2. 2. Wait for the assertion of the GONAKEFF interrupt in OTG_GINTSTS. When asserted, this interrupt indicates that the core has stopped receiving any type of data except SETUP packets.
  3. 3. The application can receive valid OUT packets after it has set SGONAK in OTG_DCTL and before the core asserts the GONAKEFF interrupt (OTG_GINTSTS).
  4. 4. The application can temporarily mask this interrupt by writing to the GONAKEFFM bit in the OTG_GINTMSK register.
    • – GONAKEFFM = 0 in the OTG_GINTMSK register
  5. 5. Whenever the application is ready to exit the Global OUT NAK mode, it must clear the SGONAK bit in OTG_DCTL. This also clears the GONAKEFF interrupt (OTG_GINTSTS).
    • – CGONAK = 1 in OTG_DCTL
  6. 6. If the application has masked this interrupt earlier, it must be unmasked as follows:
    • – GONAKEFFM = 1 in OTG_GINTMSK

The application must use this sequence to disable an OUT endpoint that it has enabled.

Application programming sequence:

  1. 1. Before disabling any OUT endpoint, the application must enable Global OUT NAK mode in the core.
    • – SGONAK = 1 in OTG_DCTL
  2. 2. Wait for the GONAKEFF interrupt (OTG_GINTSTS)
  3. 3. Disable the required OUT endpoint by programming the following fields:
    • – EPDIS = 1 in OTG_DOEPCTLx
    • – SNAK = 1 in OTG_DOEPCTLx
  4. 4. Wait for the EPDISD interrupt (OTG_DOEPINTx), which indicates that the OUT endpoint is completely disabled. When the EPDISD interrupt is asserted, the core also clears the following bits:
    • – EPDIS = 0 in OTG_DOEPCTLx
    • – EPENA = 0 in OTG_DOEPCTLx
  5. 5. The application must clear the Global OUT NAK bit to start receiving data from other non-disabled OUT endpoints.
    • – SGONAK = 0 in OTG_DCTL

The application must use the following programming sequence to stop any transfers (because of an interrupt from the host, typically a reset).

Sequence of operations:

  1. 1. Enable all OUT endpoints by setting
    • – EPENA = 1 in all OTG_DOEPCTLx registers.
  2. 2. Flush the RxFIFO as follows
    • – Poll OTG_GRSTCTL.AHBIDL until it is 1. This indicates that AHB master is idle.
    • – Perform read modify write operation on OTG_GRSTCTL.RXFFLSH = 1
    • – Poll OTG_GRSTCTL.RXFFLSH until it is 0, but also using a timeout of less than 10 milli-seconds (corresponds to minimum reset signaling duration). If 0 is seen before the timeout, then the RxFIFO flush is successful. If at the moment the timeout occurs, there is still a 1, (this may be due to a packet on EP0 coming from the host) then go back (once only) to the previous step (“Perform read modify write operation”).
  3. 3. Before disabling any OUT endpoint, the application must enable Global OUT NAK mode in the core, according to the instructions in “ Setting the global OUT NAK on page 3027 ”. This ensures that data in the RxFIFO is sent to the application successfully. Set SGONAK = 1 in OTG_DCTL
  4. 4. Wait for the GONAKEFF interrupt (OTG_GINTSTS)
  5. 5. Disable all active OUT endpoints by programming the following register bits:
    • – EPDIS = 1 in registers OTG_DOEPCTLx
    • – SNAK = 1 in registers OTG_DOEPCTLx
  6. 6. Wait for the EPDIS interrupt in OTG_DOEPINTx for each OUT endpoint programmed in the previous step. The EPDIS interrupt in OTG_DOEPINTx indicates that the

corresponding OUT endpoint is completely disabled. When the EPDIS interrupt is asserted, the following bits are cleared:

This section describes a regular non-isochronous OUT data transfer (control, bulk, or interrupt).

Application requirements:

  1. 1. Before setting up an OUT transfer, the application must allocate a buffer in the memory to accommodate all data to be received as part of the OUT transfer.
  2. 2. For OUT transfers, the transfer size field in the endpoint's transfer size register must be a multiple of the maximum packet size of the endpoint, adjusted to the word boundary.
    • – transfer size[EPNUM] = \( n \times (\text{MPSIZ[EPNUM]} + 4 - (\text{MPSIZ[EPNUM]} \bmod 4)) \)
    • – packet count[EPNUM] = \( n \)
    • \( n > 0 \)
  3. 3. On any OUT endpoint interrupt, the application must read the endpoint's transfer size register to calculate the size of the payload in the memory. The received payload size can be less than the programmed transfer size.
    • – Payload size in memory = application programmed initial transfer size – core updated final transfer size
    • – Number of USB packets in which this payload was received = application programmed initial packet count – core updated final packet count

Internal data flow:

  1. 1. The application must set the transfer size and packet count fields in the endpoint-specific registers, clear the NAK bit, and enable the endpoint to receive the data.
  2. 2. Once the NAK bit is cleared, the core starts receiving data and writes it to the receive FIFO, as long as there is space in the receive FIFO. For every data packet received on the USB, the data packet and its status are written to the receive FIFO. Every packet (maximum packet size or short packet) written to the receive FIFO decrements the packet count field for that endpoint by 1.
    • – OUT data packets received with bad data CRC are flushed from the receive FIFO automatically.
    • – After sending an ACK for the packet on the USB, the core discards non-isochronous OUT data packets that the host, which cannot detect the ACK, re-sends. The application does not detect multiple back-to-back data OUT packets on the same endpoint with the same data PID. In this case the packet count is not decremented.
    • – If there is no space in the receive FIFO, isochronous or non-isochronous data packets are ignored and not written to the receive FIFO. Additionally, non-isochronous OUT tokens receive a NAK handshake reply.
    • – In all the above three cases, the packet count is not decremented because no data are written to the receive FIFO.
  1. 3. When the packet count becomes 0 or when a short packet is received on the endpoint, the NAK bit for that endpoint is set. Once the NAK bit is set, the isochronous or non-isochronous data packets are ignored and not written to the receive FIFO, and non-isochronous OUT tokens receive a NAK handshake reply.
  2. 4. After the data are written to the receive FIFO, the application reads the data from the receive FIFO and writes it to external memory, one packet at a time per endpoint.
  3. 5. At the end of every packet write on the AHB to external memory, the transfer size for the endpoint is decremented by the size of the written packet.
  4. 6. The OUT data transfer completed pattern for an OUT endpoint is written to the receive FIFO on one of the following conditions:
    • – The transfer size is 0 and the packet count is 0
    • – The last OUT data packet written to the receive FIFO is a short packet ( \( 0 \leq \text{packet size} < \text{maximum packet size} \) )
  5. 7. When either the application pops this entry (OUT data transfer completed), a transfer completed interrupt is generated for the endpoint and the endpoint enable is cleared.

Application programming sequence:

  1. 1. Program the OTG_DOEPTSIZx register for the transfer size and the corresponding packet count.
  2. 2. Program the OTG_DOEPCTLx register with the endpoint characteristics, and set the EPENA and CNAK bits.
    • – EPENA = 1 in OTG_DOEPCTLx
    • – CNAK = 1 in OTG_DOEPCTLx
  3. 3. Wait for the RXFLVL interrupt (in OTG_GINTSTS) and empty the data packets from the receive FIFO.
    • – This step can be repeated many times, depending on the transfer size.
  4. 4. Asserting the XFRC interrupt (OTG_DOEPINTx) marks a successful completion of the non-isochronous OUT data transfer.
  5. 5. Read the OTG_DOEPTSIZx register to determine the size of the received data payload.

This section describes a regular isochronous OUT data transfer.

Application requirements:

  1. 1. All the application requirements for non-isochronous OUT data transfers also apply to isochronous OUT data transfers.
  2. 2. For isochronous OUT data transfers, the transfer size and packet count fields must always be set to the number of maximum-packet-size packets that can be received in a single frame and no more. Isochronous OUT data transfers cannot span more than 1 frame.
  3. 3. The application must read all isochronous OUT data packets from the receive FIFO (data and status) before the end of the periodic frame (EOPF interrupt in OTG_GINTSTS).
  4. 4. To receive data in the following frame, an isochronous OUT endpoint must be enabled after the EOPF (OTG_GINTSTS) and before the SOF (OTG_GINTSTS).

Internal data flow:

  1. 1. The internal data flow for isochronous OUT endpoints is the same as that for non-isochronous OUT endpoints, but for a few differences.
  2. 2. When an isochronous OUT endpoint is enabled by setting the endpoint enable and clearing the NAK bits, the Even/Odd frame bit must also be set appropriately. The core receives data on an isochronous OUT endpoint in a particular frame only if the following condition is met:
    • – EONUM (in OTG_DOEPCTLx) = FNSOF[0] (in OTG_DSTS)
  3. 3. When the application completely reads an isochronous OUT data packet (data and status) from the receive FIFO, the core updates the RXDPID field in OTG_DOEPTSIZx with the data PID of the last isochronous OUT data packet read from the receive FIFO.

Application programming sequence:

    1. 1. Program the OTG_DOEPTSIZx register for the transfer size and the corresponding packet count
    2. 2. Program the OTG_DOEPCTLx register with the endpoint characteristics and set the endpoint enable, ClearNAK, and Even/Odd frame bits.
      • – EPENA = 1
      • – CNAK = 1
      • – EONUM = (0: Even/1: Odd)
    3. 3. Wait for the RXFLVL interrupt (in OTG_GINTSTS) and empty the data packets from the receive FIFO
      • – This step can be repeated many times, depending on the transfer size.
    4. 4. The assertion of the XFRC interrupt (in OTG_DOEPINTx) marks the completion of the isochronous OUT data transfer. This interrupt does not necessarily mean that the data in memory are good.
    5. 5. This interrupt cannot always be detected for isochronous OUT transfers. Instead, the application can detect the INCOMPISOOUT interrupt in OTG_GINTSTS.
    6. 6. Read the OTG_DOEPTSIZx register to determine the size of the received transfer and to determine the validity of the data received in the frame. The application must treat the data received in memory as valid only if one of the following conditions is met:
      • – RXDPID = DATA0 (in OTG_DOEPTSIZx) and the number of USB packets in which this payload was received = 1
      • – RXDPID = DATA1 (in OTG_DOEPTSIZx) and the number of USB packets in which this payload was received = 2
  1. The number of USB packets in which this payload was received =
    Application programmed initial packet count – core updated final packet count
  2. The application can discard invalid data packets.

This section describes the application programming sequence when isochronous OUT data packets are dropped inside the core.

Internal data flow:

  1. 1. For isochronous OUT endpoints, the XFRC interrupt (in OTG_DOEPINTx) may not always be asserted. If the core drops isochronous OUT data packets, the application

could fail to detect the XFRC interrupt (OTG_DOEPINTx) under the following circumstances:

    • – When the receive FIFO cannot accommodate the complete ISO OUT data packet, the core drops the received ISO OUT data
    • – When the isochronous OUT data packet is received with CRC errors
    • – When the isochronous OUT token received by the core is corrupted
    • – When the application is very slow in reading the data from the receive FIFO
    1. 2. When the core detects an end of periodic frame before transfer completion to all isochronous OUT endpoints, it asserts the incomplete isochronous OUT data interrupt (INCOMPISOOUT in OTG_GINTSTS), indicating that an XFRC interrupt (in OTG_DOEPINTx) is not asserted on at least one of the isochronous OUT endpoints. At this point, the endpoint with the incomplete transfer remains enabled, but no active transfers remain in progress on this endpoint on the USB.

Application programming sequence:

  1. 1. Asserting the INCOMPISOOUT interrupt (OTG_GINTSTS) indicates that in the current frame, at least one isochronous OUT endpoint has an incomplete transfer.
  2. 2. If this occurs because isochronous OUT data is not completely emptied from the endpoint, the application must ensure that the application empties all isochronous OUT data (data and status) from the receive FIFO before proceeding.
    • – When all data are emptied from the receive FIFO, the application can detect the XFRC interrupt (OTG_DOEPINTx). In this case, the application must re-enable the endpoint to receive isochronous OUT data in the next frame.
  3. 3. When it receives an INCOMPISOOUT interrupt (in OTG_GINTSTS), the application must read the control registers of all isochronous OUT endpoints (OTG_DOEPCTLx) to determine which endpoints had an incomplete transfer in the current microframe. An endpoint transfer is incomplete if both the following conditions are met:
    • – EONUM bit (in OTG_DOEPCTLx) = FNSOF[0] (in OTG_DSTS)
    • – EPENA = 1 (in OTG_DOEPCTLx)
  4. 4. The previous step must be performed before the SOF interrupt (in OTG_GINTSTS) is detected, to ensure that the current frame number is not changed.
  5. 5. For isochronous OUT endpoints with incomplete transfers, the application must discard the data in the memory and disable the endpoint by setting the EPDIS bit in OTG_DOEPCTLx.
  6. 6. Wait for the EPDISD interrupt (in OTG_DOEPINTx) and enable the endpoint to receive new data in the next frame.
    • – Because the core can take some time to disable the endpoint, the application may not be able to receive the data in the next frame after receiving bad isochronous data.

This section describes how the application can stall a non-isochronous endpoint.

  1. 1. Put the core in the Global OUT NAK mode.
  2. 2. Disable the required endpoint
    • – When disabling the endpoint, instead of setting the SNAK bit in OTG_DOEPCTL, set STALL = 1 (in OTG_DOEPCTL).
    The STALL bit always takes precedence over the NAK bit.
  3. 3. When the application is ready to end the STALL handshake for the endpoint, the STALL bit (in OTG_DOEPCTLx) must be cleared.
  4. 4. If the application is setting or clearing a STALL for an endpoint due to a SetFeature.Endpoint Halt or ClearFeature.Endpoint Halt command, the STALL bit must be set or cleared before the application sets up the status stage transfer on the control endpoint.

Examples

This section describes and depicts some fundamental transfer types and scenarios.

Figure 914 depicts the reception of a single Bulk OUT data packet from the USB to the AHB and describes the events involved in the process.

Figure 914. Bulk OUT transaction

Sequence diagram of a Bulk OUT transaction showing Host, USB, Device, and Application interactions. The diagram includes steps for endpoint initialization, data packet reception, and interrupt handling.

The diagram illustrates the sequence of events for a Bulk OUT transaction. It is divided into four vertical lanes: Host, USB, Device, and Application.

Numbered circles 1-8 indicate the sequence of events: 1. init_out_ep, 2. OUT packet, 3. RXFLVL iintr, 4. idle until intr, 5. ACK/NAK, 6. rcv_out_pkt(), 7. XFRG iintr, 8. idle until intr.

Sequence diagram of a Bulk OUT transaction showing Host, USB, Device, and Application interactions. The diagram includes steps for endpoint initialization, data packet reception, and interrupt handling.

After a SetConfiguration/SetInterface command, the application initializes all OUT endpoints by setting CNAK = 1 and EPENA = 1 (in OTG_DOEPCTLx), and setting a suitable XFRSIZ and PKTCNT in the OTG_DOEPTSIZx register.

  1. 1. host attempts to send data (OUT token) to an endpoint.
  2. 2. When the core receives the OUT token on the USB, it stores the packet in the Rx FIFO because space is available there.
  3. 3. After writing the complete packet in the Rx FIFO, the core then asserts the RXFLVL interrupt (in OTG_GINTSTS).
  4. 4. On receiving the PKTCNT number of USB packets, the core internally sets the NAK bit for this endpoint to prevent it from receiving any more packets.
  5. 5. The application processes the interrupt and reads the data from the Rx FIFO.
  6. 6. When the application has read all the data (equivalent to XFRSIZ), the core generates an XFRC interrupt (in OTG_DOEPINTx).
  7. 7. The application processes the interrupt and uses the setting of the XFRC interrupt bit (in OTG_DOEPINTx) to determine that the intended transfer is complete.

IN data transfers

This section describes how the application writes data packets to the endpoint FIFO when dedicated transmit FIFOs are enabled.

  1. 1. The application can either choose the polling or the interrupt mode.
    • – In polling mode, the application monitors the status of the endpoint transmit data FIFO by reading the OTG_DTXFSTSx register, to determine if there is enough space in the data FIFO.
    • – In interrupt mode, the application waits for the TXFE interrupt (in OTG_DIEPINTx) and then reads the OTG_DTXFSTSx register, to determine if there is enough space in the data FIFO.
    • – To write a single non-zero length data packet, there must be space to write the entire packet in the data FIFO.
    • – To write zero length packet, the application must not look at the FIFO space.
  2. 2. Using one of the above mentioned methods, when the application determines that there is enough space to write a transmit packet, the application must first write into the endpoint control register, before writing the data into the data FIFO. Typically, the application, must do a read modify write on the OTG_DIEPCTLx register to avoid modifying the contents of the register, except for setting the endpoint enable bit.

The application can write multiple packets for the same endpoint into the transmit FIFO, if space is available. For periodic IN endpoints, the application must write packets only for one microframe. It can write packets for the next periodic transaction only after getting transfer complete for the previous transaction.

Internal data flow:

  1. 1. When the application sets the IN NAK for a particular endpoint, the core stops transmitting data on the endpoint, irrespective of data availability in the endpoint's transmit FIFO.
  2. 2. Non-isochronous IN tokens receive a NAK handshake reply
    • – Isochronous IN tokens receive a zero-data-length packet reply
  3. 3. The core asserts the INEPNE (IN endpoint NAK effective) interrupt in OTG_DIEPINTx in response to the SNAK bit in OTG_DIEPCTLx.
  4. 4. Once this interrupt is seen by the application, the application can assume that the endpoint is in IN NAK mode. This interrupt can be cleared by the application by setting the CNAK bit in OTG_DIEPCTLx.

Application programming sequence:

  1. 1. To stop transmitting any data on a particular IN endpoint, the application must set the IN NAK bit. To set this bit, the following field must be programmed.
    • – SNAK = 1 in OTG_DIEPCTLx
  2. 2. Wait for assertion of the INEPNE interrupt in OTG_DIEPINTx. This interrupt indicates that the core has stopped transmitting data on the endpoint.
  3. 3. The core can transmit valid IN data on the endpoint after the application has set the NAK bit, but before the assertion of the NAK Effective interrupt.
  4. 4. The application can mask this interrupt temporarily by writing to the INEPNEM bit in OTG_DIEPMSK.
    • – INEPNEM = 0 in OTG_DIEPMSK
  5. 5. To exit endpoint NAK mode, the application must clear the NAK status bit (NAKSTS) in OTG_DIEPCTLx. This also clears the INEPNE interrupt (in OTG_DIEPINTx).
    • – CNAK = 1 in OTG_DIEPCTLx
  6. 6. If the application masked this interrupt earlier, it must be unmasked as follows:
    • – INEPNEM = 1 in OTG_DIEPMSK

Use the following sequence to disable a specific IN endpoint that has been previously enabled.

Application programming sequence:

  1. 1. The application must stop writing data on the AHB for the IN endpoint to be disabled.
  2. 2. The application must set the endpoint in NAK mode.
    • – SNAK = 1 in OTG_DIEPCTLx
  3. 3. Wait for the INEPNE interrupt in OTG_DIEPINTx.
  4. 4. Set the following bits in the OTG_DIEPCTLx register for the endpoint that must be disabled.
    • – EPDIS = 1 in OTG_DIEPCTLx
    • – SNAK = 1 in OTG_DIEPCTLx
  5. 5. Assertion of the EPDISD interrupt in OTG_DIEPINTx indicates that the core has completely disabled the specified endpoint. Along with the assertion of the interrupt, the core also clears the following bits:
    • – EPENA = 0 in OTG_DIEPCTLx
    • – EPDIS = 0 in OTG_DIEPCTLx
  6. 6. The application must read the OTG_DIEPTSIZx register for the periodic IN EP, to calculate how much data on the endpoint were transmitted on the USB.
  7. 7. The application must flush the data in the endpoint transmit FIFO, by setting the following fields in the OTG_GRSTCTL register:
    • – TXFNUM (in OTG_GRSTCTL) = Endpoint transmit FIFO number
    • – TXFFLSH in (OTG_GRSTCTL) = 1

The application must poll the OTG_GRSTCTL register, until the TXFFLSH bit is cleared by the core, which indicates the end of flush operation. To transmit new data on this endpoint, the application can re-enable the endpoint at a later point.

The application must use the following programming sequence to stop any transfers (because of an interrupt from the host, typically a reset).

Sequence of operations:

  1. 1. Disable the IN endpoint by setting:
    • – EPDIS = 1 in all OTG_DIEPCTLx registers
  2. 2. Wait for the EPDIS interrupt in OTG_DIEPINTx, which indicates that the IN endpoint is completely disabled. When the EPDIS interrupt is asserted the following bits are cleared:
    • – EPDIS = 0 in OTG_DIEPCTLx
    • – EPENA = 0 in OTG_DIEPCTLx
  3. 3. Flush the TxFIFO by programming the following bits:
    • – TXFFLSH = 1 in OTG_GRSTCTL
    • – TXFNUM = “FIFO number specific to endpoint” in OTG_GRSTCTL
  4. 4. The application can start polling till TXFFLSH in OTG_GRSTCTL is cleared. When this bit is cleared, it ensures that there is no data left in the Tx FIFO.

Application requirements:

  1. 1. Before setting up an IN transfer, the application must ensure that all data to be transmitted as part of the IN transfer are part of a single buffer.
  2. 2. For IN transfers, the transfer size field in the endpoint transfer size register denotes a payload that constitutes multiple maximum-packet-size packets and a single short packet. This short packet is transmitted at the end of the transfer.
    • – To transmit a few maximum-packet-size packets and a short packet at the end of the transfer:
      \[ \text{Transfer size[EPNUM]} = x \times \text{MPSIZ[EPNUM]} + \text{sp} \]
      If ( \( \text{sp} > 0 \) ), then \( \text{packet count[EPNUM]} = x + 1 \) .Otherwise, \( \text{packet count[EPNUM]} = x \)
    • – To transmit a single zero-length data packet:
      \[ \text{Transfer size[EPNUM]} = 0 \]
      \[ \text{Packet count[EPNUM]} = 1 \]
    • – To transmit a few maximum-packet-size packets and a zero-length data packet at the end of the transfer, the application must split the transfer into two parts. The first sends maximum-packet-size data packets and the second sends the zero-length data packet alone.
      \[ \text{First transfer: transfer size[EPNUM]} = x \times \text{MPSIZ[epnum]; packet count} = n; \]
      \[ \text{Second transfer: transfer size[EPNUM]} = 0; \text{ packet count} = 1; \]
  3. 3. Once an endpoint is enabled for data transfers, the core updates the transfer size register. At the end of the IN transfer, the application must read the transfer size register to determine how much data posted in the transmit FIFO have already been sent on the USB.
  4. 4. Data fetched into transmit FIFO = Application-programmed initial transfer size – core-updated final transfer size
    • \( \text{Data transmitted on USB} = (\text{application-programmed initial packet count} - \text{core updated final packet count}) \times \text{MPSIZ[EPNUM]} \)
    • \( \text{Data yet to be transmitted on USB} = (\text{Application-programmed initial transfer size} - \text{data transmitted on USB}) \)

Internal data flow:

  1. 1. The application must set the transfer size and packet count fields in the endpoint-specific registers and enable the endpoint to transmit the data.
  2. 2. The application must also write the required data to the transmit FIFO for the endpoint.
  3. 3. Every time a packet is written into the transmit FIFO by the application, the transfer size for that endpoint is decremented by the packet size. The data is fetched from the memory by the application, until the transfer size for the endpoint becomes 0. After writing the data into the FIFO, the “number of packets in FIFO” count is incremented (this is a 3-bit count, internally maintained by the core for each IN endpoint transmit FIFO. The maximum number of packets maintained by the core at any time in an IN endpoint FIFO is eight). For zero-length packets, a separate flag is set for each FIFO, without any data in the FIFO.
  4. 4. Once the data are written to the transmit FIFO, the core reads them out upon receiving an IN token. For every non-isochronous IN data packet transmitted with an ACK

handshake, the packet count for the endpoint is decremented by one, until the packet count is zero. The packet count is not decremented on a timeout.

  1. 5. For zero length packets (indicated by an internal zero length flag), the core sends out a zero-length packet for the IN token and decrements the packet count field.
  2. 6. If there are no data in the FIFO for a received IN token and the packet count field for that endpoint is zero, the core generates an “IN token received when Tx FIFO is empty” (ITTXFE) interrupt for the endpoint, provided that the endpoint NAK bit is not set. The core responds with a NAK handshake for non-isochronous endpoints on the USB.
  3. 7. The core internally rewinds the FIFO pointers and no timeout interrupt is generated.
  4. 8. When the transfer size is 0 and the packet count is 0, the transfer complete (XFRC) interrupt for the endpoint is generated and the endpoint enable is cleared.

Application programming sequence:

  1. 1. Program the OTG_DIEPTSIZx register with the transfer size and corresponding packet count.
  2. 2. Program the OTG_DIEPCTLx register with the endpoint characteristics and set the CNAK and EPENA (endpoint enable) bits.
  3. 3. When transmitting non-zero length data packet, the application must poll the OTG_DTXFSTSx register (where x is the FIFO number associated with that endpoint) to determine whether there is enough space in the data FIFO. The application can optionally use TXFE (in OTG_DIEPINTx) before writing the data.

This section describes a typical periodic IN data transfer.

Application requirements:

  1. 1. Application requirements 1, 2, 3, and 4 of Generic non-periodic IN data transfers on page 3037 also apply to periodic IN data transfers, except for a slight modification of requirement 2.
    • – The application can only transmit multiples of maximum-packet-size data packets or multiples of maximum-packet-size packets, plus a short packet at the end. To

transmit a few maximum-packet-size packets and a short packet at the end of the transfer, the following conditions must be met:

transfer size[EPNUM] = \( x \times \text{MPSIZ}[\text{EPNUM}] + \text{sp} \)

(where \( x \) is an integer \( \geq 0 \) , and \( 0 \leq \text{sp} < \text{MPSIZ}[\text{EPNUM}] \) )

If ( \( \text{sp} > 0 \) ), packet count[EPNUM] = \( x + 1 \)

Otherwise, packet count[EPNUM] = \( x \) ;

MCNT[EPNUM] = packet count[EPNUM]

    • – The application cannot transmit a zero-length data packet at the end of a transfer. It can transmit a single zero-length data packet by itself. To transmit a single zero-length data packet:
    • – transfer size[EPNUM] = 0
    • – packet count[EPNUM] = 1
    • – MCNT[EPNUM] = packet count[EPNUM]
    1. 2. The application can only schedule data transfers one frame at a time.
      • \( (\text{MCNT} - 1) \times \text{MPSIZ} \leq \text{XFERSIZ} \leq \text{MCNT} \times \text{MPSIZ} \)
      • – PKTCNT = MCNT (in OTG_DIEPTSIZx)
      • – If \( \text{XFERSIZ} < \text{MCNT} \times \text{MPSIZ} \) , the last data packet of the transfer is a short packet.
      • – Note that: MCNT is in OTG_DIEPTSIZx, MPSIZ is in OTG_DIEPCTLx, PKTCNT is in OTG_DIEPTSIZx and XFERSIZ is in OTG_DIEPTSIZx
    2. 3. The complete data to be transmitted in the frame must be written into the transmit FIFO by the application, before the IN token is received. Even when 1 word of the data to be transmitted per frame is missing in the transmit FIFO when the IN token is received, the core behaves as when the FIFO is empty. When the transmit FIFO is empty:
      • – A zero data length packet would be transmitted on the USB for isochronous IN endpoints
      • – A NAK handshake would be transmitted on the USB for interrupt IN endpoints

Internal data flow:

  1. 1. The application must set the transfer size and packet count fields in the endpoint-specific registers and enable the endpoint to transmit the data.
  2. 2. The application must also write the required data to the associated transmit FIFO for the endpoint.
  3. 3. Every time the application writes a packet to the transmit FIFO, the transfer size for that endpoint is decremented by the packet size. The data are fetched from application memory until the transfer size for the endpoint becomes 0.
  4. 4. When an IN token is received for a periodic endpoint, the core transmits the data in the FIFO, if available. If the complete data payload (complete packet, in dedicated FIFO
  1. mode) for the frame is not present in the FIFO, then the core generates an IN token received when Tx FIFO empty interrupt for the endpoint.
    • – A zero-length data packet is transmitted on the USB for isochronous IN endpoints
    • – A NAK handshake is transmitted on the USB for interrupt IN endpoints
    1. 5. The packet count for the endpoint is decremented by 1 under the following conditions:
      • – For isochronous endpoints, when a zero- or non-zero-length data packet is transmitted
      • – For interrupt endpoints, when an ACK handshake is transmitted
      • – When the transfer size and packet count are both 0, the transfer completed interrupt for the endpoint is generated and the endpoint enable is cleared.
    2. 6. At the “Periodic frame Interval” (controlled by PFIVL in OTG_DCFG), when the core finds non-empty any of the isochronous IN endpoint FIFOs scheduled for the current frame non-empty, the core generates an IISOIXFR interrupt in OTG_GINTSTS.

Application programming sequence:

  1. 1. Program the OTG_DIEPCTLx register with the endpoint characteristics and set the CNAK and EPENA bits.
  2. 2. Write the data to be transmitted in the next frame to the transmit FIFO.
  3. 3. Asserting the ITTXFE interrupt (in OTG_DIEPINTx) indicates that the application has not yet written all data to be transmitted to the transmit FIFO.
  4. 4. If the interrupt endpoint is already enabled when this interrupt is detected, ignore the interrupt. If it is not enabled, enable the endpoint so that the data can be transmitted on the next IN token attempt.
  5. 5. Asserting the XFRC interrupt (in OTG_DIEPINTx) with no ITTXFE interrupt in OTG_DIEPINTx indicates the successful completion of an isochronous IN transfer. A read to the OTG_DIEPTSIZx register must give transfer size = 0 and packet count = 0, indicating all data were transmitted on the USB.
  6. 6. Asserting the XFRC interrupt (in OTG_DIEPINTx), with or without the ITTXFE interrupt (in OTG_DIEPINTx), indicates the successful completion of an interrupt IN transfer. A read to the OTG_DIEPTSIZx register must give transfer size = 0 and packet count = 0, indicating all data were transmitted on the USB.
  7. 7. Asserting the incomplete isochronous IN transfer (IISOIXFR) interrupt in OTG_GINTSTS with none of the aforementioned interrupts indicates the core did not receive at least 1 periodic IN token in the current frame.

This section describes what the application must do on an incomplete isochronous IN data transfer.

Internal data flow:

  1. 1. An isochronous IN transfer is treated as incomplete in one of the following conditions:
    1. a) The core receives a corrupted isochronous IN token on at least one isochronous IN endpoint. In this case, the application detects an incomplete isochronous IN transfer interrupt (IISOIXFR in OTG_GINTSTS).
    2. b) The application is slow to write the complete data payload to the transmit FIFO and an IN token is received before the complete data payload is written to the FIFO. In this case, the application detects an IN token received when Tx FIFO empty interrupt in OTG_DIEPINTx. The application can ignore this interrupt, as it

eventually results in an incomplete isochronous IN transfer interrupt (IISOIXFR in OTG_GINTSTS) at the end of periodic frame.

The core transmits a zero-length data packet on the USB in response to the received IN token.

  1. 2. The application must stop writing the data payload to the transmit FIFO as soon as possible.
  2. 3. The application must set the NAK bit and the disable bit for the endpoint.
  3. 4. The core disables the endpoint, clears the disable bit, and asserts the endpoint disable interrupt for the endpoint.

Application programming sequence:

  1. 1. The application can ignore the IN token received when Tx FIFO empty interrupt in OTG_DIEPINTx on any isochronous IN endpoint, as it eventually results in an incomplete isochronous IN transfer interrupt (in OTG_GINTSTS).
  2. 2. Assertion of the incomplete isochronous IN transfer interrupt (in OTG_GINTSTS) indicates an incomplete isochronous IN transfer on at least one of the isochronous IN endpoints.
  3. 3. The application must read the endpoint control register for all isochronous IN endpoints to detect endpoints with incomplete IN data transfers.
  4. 4. The application must stop writing data to the Periodic Transmit FIFOs associated with these endpoints on the AHB.
  5. 5. Program the following fields in the OTG_DIEPCTLx register to disable the endpoint:
    • – SNAK = 1 in OTG_DIEPCTLx
    • – EPDIS = 1 in OTG_DIEPCTLx
  6. 6. The assertion of the endpoint disabled interrupt in OTG_DIEPINTx indicates that the core has disabled the endpoint.
    • – At this point, the application must flush the data in the associated transmit FIFO or overwrite the existing data in the FIFO by enabling the endpoint for a new transfer in the next microframe. To flush the data, the application must use the OTG_GRSTCTL register.

This section describes how the application can stall a non-isochronous endpoint.

Application programming sequence:

  1. 1. Disable the IN endpoint to be stalled. Set the STALL bit as well.
  2. 2. EPDIS = 1 in OTG_DIEPCTLx, when the endpoint is already enabled
    • – STALL = 1 in OTG_DIEPCTLx
    • – The STALL bit always takes precedence over the NAK bit
  3. 3. Assertion of the endpoint disabled interrupt (in OTG_DIEPINTx) indicates to the application that the core has disabled the specified endpoint.
  4. 4. The application must flush the non-periodic or periodic transmit FIFO, depending on the endpoint type. In case of a non-periodic endpoint, the application must re-enable the other non-periodic endpoints that do not need to be stalled, to transmit data.
  5. 5. Whenever the application is ready to end the STALL handshake for the endpoint, the STALL bit must be cleared in OTG_DIEPCTLx.
  6. 6. If the application sets or clears a STALL bit for an endpoint due to a SetFeature.Endpoint Halt command or ClearFeature.Endpoint Halt command, the STALL bit must be set or cleared before the application sets up the status stage transfer on the control endpoint.

Special case: stalling the control OUT endpoint

The core must stall IN/OUT tokens if, during the data stage of a control transfer, the host sends more IN/OUT tokens than are specified in the SETUP packet. In this case, the application must enable the ITTXFE interrupt in OTG_DIEPINTx and the OTEPDIS interrupt in OTG_DOEPINTx during the data stage of the control transfer, after the core has transferred the amount of data specified in the SETUP packet. Then, when the application receives this interrupt, it must set the STALL bit in the corresponding endpoint control register, and clear this interrupt.

61.16.6 Worst case response time

When the OTG_FS controller acts as a device, there is a worst case response time for any tokens that follow an isochronous OUT. This worst case response time depends on the AHB clock frequency.

The core registers are in the AHB domain, and the core does not accept another token before updating these register values. The worst case is for any token following an isochronous OUT, because for an isochronous transaction, there is no handshake and the next token could come sooner. This worst case value is 7 PHY clocks when the AHB clock is the same as the PHY clock. When the AHB clock is faster, this value is smaller.

If this worst case condition occurs, the core responds to bulk/interrupt tokens with a NAK and drops isochronous and SETUP tokens. The host interprets this as a timeout condition for SETUP and retries the SETUP packet. For isochronous transfers, the Incomplete isochronous IN transfer interrupt (IISOIXFR) and Incomplete isochronous OUT transfer interrupt (IISOOXFR) inform the application that isochronous IN/OUT packets were dropped.

Choosing the value of TRDT in OTG_GUSBCFG

The value in TRDT (OTG_GUSBCFG) is the time it takes for the MAC, in terms of PHY clocks after it has received an IN token, to get the FIFO status, and thus the first data from the PFC block. This time involves the synchronization delay between the PHY and AHB clocks. The worst case delay for this is when the AHB clock is the same as the PHY clock. In this case, the delay is 5 clocks.

Once the MAC receives an IN token, this information (token received) is synchronized to the AHB clock by the PFC (the PFC runs on the AHB clock). The PFC then reads the data from the SPRAM and writes them into the dual clock source buffer. The MAC then reads the data out of the source buffer (4 deep).

If the AHB is running at a higher frequency than the PHY, the application can use a smaller value for TRDT (in OTG_GUSBCFG).

Figure 915 has the following signals:

To calculate the value of TRDT, refer to Table 664: TRDT values .

Figure 915. TRDT max timing case

Timing diagram for TRDT max timing case showing signals HCLK, PCLK, tkn_rcvd, dsynced_tkn_rcvd, spr_read, spr_addr, spr_rdata, srcbuf_push, and srcbuf_rdata over a 200ns period. The diagram shows the relationship between the HCLK and PCLK signals, and the timing of various control and data signals. The HCLK signal is a periodic square wave. The PCLK signal is a periodic square wave with a lower frequency than HCLK. The tkn_rcvd signal is a pulse that goes high at the rising edge of HCLK at 0ns. The dsynced_tkn_rcvd signal is a pulse that goes high at the rising edge of PCLK at 50ns. The spr_read signal is a pulse that goes high at the rising edge of HCLK at 100ns. The spr_addr signal is a bus that is active during the spr_read pulse. The spr_rdata signal is a bus that is active during the spr_read pulse. The srcbuf_push signal is a pulse that goes high at the rising edge of HCLK at 100ns. The srcbuf_rdata signal is a bus that is active during the spr_read pulse. A horizontal double-headed arrow at the bottom indicates a duration of 5 HCLK clocks, spanning from the first rising edge of HCLK at 0ns to the fifth rising edge at 200ns. The diagram is labeled ai15680 in the bottom right corner.

Timing diagram showing signals over a 200ns period (0ns to 200ns). The HCLK signal is a periodic square wave. The PCLK signal is a periodic square wave with a lower frequency than HCLK. The tkn_rcvd signal is a pulse that goes high at the rising edge of HCLK at 0ns. The dsynced_tkn_rcvd signal is a pulse that goes high at the rising edge of PCLK at 50ns. The spr_read signal is a pulse that goes high at the rising edge of HCLK at 100ns. The spr_addr signal is a bus that is active during the spr_read pulse. The spr_rdata signal is a bus that is active during the spr_read pulse. The srcbuf_push signal is a pulse that goes high at the rising edge of HCLK at 100ns. The srcbuf_rdata signal is a bus that is active during the spr_read pulse. A horizontal double-headed arrow at the bottom indicates a duration of 5 HCLK clocks, spanning from the first rising edge of HCLK at 0ns to the fifth rising edge at 200ns. The diagram is labeled ai15680 in the bottom right corner.

Timing diagram for TRDT max timing case showing signals HCLK, PCLK, tkn_rcvd, dsynced_tkn_rcvd, spr_read, spr_addr, spr_rdata, srcbuf_push, and srcbuf_rdata over a 200ns period. The diagram shows the relationship between the HCLK and PCLK signals, and the timing of various control and data signals. The HCLK signal is a periodic square wave. The PCLK signal is a periodic square wave with a lower frequency than HCLK. The tkn_rcvd signal is a pulse that goes high at the rising edge of HCLK at 0ns. The dsynced_tkn_rcvd signal is a pulse that goes high at the rising edge of PCLK at 50ns. The spr_read signal is a pulse that goes high at the rising edge of HCLK at 100ns. The spr_addr signal is a bus that is active during the spr_read pulse. The spr_rdata signal is a bus that is active during the spr_read pulse. The srcbuf_push signal is a pulse that goes high at the rising edge of HCLK at 100ns. The srcbuf_rdata signal is a bus that is active during the spr_read pulse. A horizontal double-headed arrow at the bottom indicates a duration of 5 HCLK clocks, spanning from the first rising edge of HCLK at 0ns to the fifth rising edge at 200ns. The diagram is labeled ai15680 in the bottom right corner.

61.16.7 OTG programming model

The OTG_FS controller is an OTG device. When the core is connected to an “A” plug, it is referred to as an A-device. When the core is connected to a “B” plug it is referred to as a B-device.