27. Analog-to-digital converters (ADC1/2)

27.1 ADC introduction

This section describes the implementation of up to 2 ADCs:

Each ADC consists of a 12-bit successive approximation analog-to-digital converter.

Each ADC has up to 19 multiplexed channels. A/D conversion of the various channels can be performed in single, continuous, scan or discontinuous mode. The result of the ADC is stored in a left-aligned or right-aligned 16-bit data register.

The ADCs are mapped on the AHB bus to allow fast data handling.

The analog watchdog features allow the application to detect if the input voltage goes outside the user-defined high or low thresholds.

A built-in hardware oversampler allows improving analog performances while off-loading the related computational burden from the CPU.

An efficient low-power mode is implemented to allow very low consumption at low frequency.

27.2 ADC main features

Figure 224 shows the block diagram of one ADC.

27.3 ADC implementation

Table 224. ADC features

ADC modes/featuresADC1ADC2
Resolution12 bit
Maximum sampling speed5 Msps (12-bit resolution)
Dual mode operationX
Hardware offset calibrationX
Hardware linearity calibration-
Single-end inputX
Differential inputX
Injected channel conversionX
Oversamplingup to x256
Data register16 bits
Data register FIFO depth3 stages
DMA supportX
Parallel data output to ADFX
Offset compensationX
Gain compensation-
Number of Analog watchdog3
Option register-X

Table 225. Memory location of the temperature sensor calibration values

NameDescriptionMemory address
TS_CAL1Temperature sensor 12-bit raw data acquired by ADC1 at 30 °C ( \( \pm 5 \) °C), \( V_{DDA} = V_{REF+} = 3.3 \) V ( \( \pm 10 \) mV)0x08FF F814 - 0x08FF F815
TS_CAL2Temperature sensor 12-bit raw data acquired by ADC1 at 130 °C ( \( \pm 5 \) °C), \( V_{DDA} = V_{REF+} = 3.3 \) V ( \( \pm 10 \) mV)0x08FF F818 - 0x08FF F819

Table 226. Memory location of the internal reference voltage sensor calibration value

NameDescriptionMemory address
VREFINT_CAL12-bit raw data acquired by ADC1 at 30 °C ( \( \pm 5 \) °C), \( V_{DDA} = V_{REF+} = 3.3 \) V ( \( \pm 10 \) mV)0x08FF F810 - 0x08FF F811

27.4 ADC functional description

27.4.1 ADC block diagram

Figure 224 shows the ADC block diagram and Table 227 gives the ADC pin description.

Figure 224. ADC block diagram

Figure 224: ADC block diagram showing internal SAR ADC architecture, control logic, and external interfaces.

Detailed Diagram Description:

The diagram illustrates the internal structure of the SAR ADC. Key components include:

External Signals:

MSv63820V4

Figure 224: ADC block diagram showing internal SAR ADC architecture, control logic, and external interfaces.

27.4.2 ADC pins and internal signals

Table 227. ADC input/output pins

Pin nameSignal typeDescription
VDDAInput, analog supplyAnalog power supply and positive reference voltage for the ADC
VSSAInput, analog supply groundGround for analog power supply, equal to V SS .
VREF+Input, analog reference positiveThe higher/positive reference voltage for the ADC.
VREF-Input, analog reference negativeThe lower/negative reference voltage for the ADC. V REF- is internally connected to V SSA
ADC1/2_INNi/INPiNegative/positive external analog input signals19 negative/positive external analog input channels (refer to Section 27.4.4: ADC connectivity for details)

Table 228. ADC internal input/output signals

Internal signal nameSignal typeDescription
V INPiPositive analog input channelsPositive internal analog input channels connected either to ADC1/2_INPi external channels or to internal channels.
V INNiNegative analog input channelsNegative internal analog input channels connected either to ADC1/2_INNi external channels or to internal channels
adc_ext_trgiInputsADC external trigger inputs for regular conversions. These inputs are shared between the ADC master and the ADC slave.
adc_jext_trgiInputsADC external trigger inputs for the injected conversions. These inputs are shared between the ADC master and the ADC slave.
adc_awdxOutputInternal analog watchdog output signal connected to on-chip timers. (x = Analog watchdog number 1,2,3)
adc_ker_ck_inputInputADC kernel clock
adc_hclkInputADC peripheral clock
adc_itOutputADC interrupt
adc_dmaOutputADC DMA request
adc_dat[15:0]OutputADC data outputs

Table 229. ADC interconnection

Signal nameSource/destination
ADC1 V INP [16]V SENSE (internal temperature sensor output voltage).
ADC1 V INP [17]V REFINT (output voltage from internal reference voltage).
ADC2 V INP [16]V BAT /4 (VBAT pin input voltage divided by 4).
ADC2 V INP [17]V DDCORE (internal digital core voltage).

Table 229. ADC interconnection (continued)

Signal nameSource/destination
adc_dat[15:0]adf_adc1_dat[15:0], adf_adc2_dat[15:0]
adc_ext_trg0tim1_oc1
adc_ext_trg1tim1_oc2
adc_ext_trg2tim1_oc3
adc_ext_trg3tim2_oc2
adc_ext_trg4tim3_trgo
adc_ext_trg5tim4_oc4
adc_ext_trg6exti11
adc_ext_trg7tim12_trgo
adc_ext_trg8tim9_trgo
adc_ext_trg9tim1_trgo
adc_ext_trg10tim1_trgo2
adc_ext_trg11tim2_trgo
adc_ext_trg12tim4_trgo
adc_ext_trg13tim6_trgo
adc_ext_trg14tim15_trgo
adc_ext_trg15tim3_oc4
adc_ext_trg16reserved
adc_ext_trg17reserved
adc_ext_trg18lptim1_ch1
adc_ext_trg19lptim2_ch1
adc_ext_trg20lptim3_ch1
adc_ext_trg21reserved
adc_ext_trg22reserved
adc_ext_trg23reserved
adc_ext_trg24reserved
adc_ext_trg25reserved
adc_ext_trg26reserved
adc_ext_trg27reserved
adc_ext_trg28reserved
adc_ext_trg29reserved
adc_ext_trg30reserved
adc_ext_trg31reserved
adc_jext_trg0tim1_trgo
adc_jext_trg1tim1_oc4

Table 229. ADC interconnection (continued)

Signal nameSource/destination
adc_jext_trg2tim2_trgo
adc_jext_trg3tim2_oc1
adc_jext_trg4tim3_oc4
adc_jext_trg5tim4_trgo
adc_jext_trg6exti15
adc_jext_trg7tim9_oc1
adc_jext_trg8tim1_trgo2
adc_jext_trg9tim12_trgo
adc_jext_trg10tim9_trgo
adc_jext_trg11tim3_oc3
adc_jext_trg12tim3_trgo
adc_jext_trg13tim3_oc1
adc_jext_trg14tim6_trgo
adc_jext_trg15tim15_trgo
adc_jext_trg16reserved
adc_jext_trg17reserved
adc_jext_trg18lptim1_ch2
adc_jext_trg19lptim2_ch2
adc_jext_trg20lptim3_ch1
adc_jext_trg21reserved
adc_jext_trg22reserved
adc_jext_trg23reserved
adc_jext_trg24reserved
adc_jext_trg25reserved
adc_jext_trg26reserved
adc_jext_trg27reserved
adc_jext_trg28reserved
adc_jext_trg29reserved
adc_jext_trg30reserved
adc_jext_trg31reserved

27.4.3 ADC clocks

Dual clock domain architecture

The dual clock-domain architecture means that the ADC clock is independent from the AHB bus clock.

The ADC input clock can be selected between two different clock sources (see Figure 225: ADC clock scheme ):

  1. 1. The ADC clock can be a specific clock source (adc_ker_ck_input), independent and asynchronous with the AHB clock.

Refer to section Reset and clock control (RCC) for more information on how to generate the ADC dedicated clock. To select this scheme, CKMODE[1:0] bits of ADC_CCR register must be set to 00.

  1. 2. The ADC clock can be derived from the AHB clock interface divided by a programmable factor of 1, 2 or 4. To select this scheme, CKMODE[1:0] bits of ADC_CCR must be different from 00. The programmable divider factor can be configured through CKMODE[1:0] bits of ADC_CCR.

The prescaling factor of 1 (CKMODE[1:0] = 01) can be used only if the AHB prescaler is set to 1 (HPRE[3:0] = 0xxx in the RCC_CFGR register).

Option 1 has the advantage of achieving the maximum ADC clock frequency whatever the AHB clock scheme selected. The ADC clock can eventually be divided by the following ratio: 1, 2, 4, 6, 8, 12, 16, 32, 64, 128, 256, using the prescaler configured with bits PRESC[3:0] in the ADC_CCR register.

Option 2 has the advantage of bypassing the clock domain resynchronizations. This can be useful when the ADC is triggered by a timer and if the application requires that the ADC is precisely triggered without any uncertainty (otherwise, an uncertainty of the trigger instant is added by the resynchronizations between the two clock domains).

The clock is configured through CKMODE[1:0] bits must be compliant with the operating frequency specified in the device datasheet.

Figure 225. ADC clock scheme

Figure 225. ADC clock scheme diagram showing the clock distribution from the RCC to the ADC1 and ADC2 blocks. The RCC provides adc_hclk and adc_ker_ck_input. The ADC1 and ADC2 block contains an AHB interface, a prescaler (/1 or /2 or /4), and a clock source selector (Others). The prescaler is controlled by Bits CKMODE[1:0] of ADCx_CCR. The clock source selector is controlled by Bits PRES[3:0] of ADCx_CCR and Bits CKMODE[1:0] of ADCx_CCR. The output of the clock source selector is adc_ker_ck, which is connected to Analog ADC1 (master) and Analog ADC2 (slave).

The diagram illustrates the clock scheme for ADC1 and ADC2. On the left, the RCC (Reset and clock controller) provides two clock signals: adc_hclk and adc_ker_ck_input . The adc_hclk signal is connected to the AHB interface within the ADC1 and ADC2 block. The adc_ker_ck_input signal is connected to a clock source selector (labeled 'Others'). The clock source selector has two inputs: one from a prescaler (labeled '/1 or /2 or /4') and another from a list of possible clock sources (labeled '/1, 2, 4, 6, 8, 10, 12, 16, 32, 64, 128, 256'). The prescaler is controlled by Bits CKMODE[1:0] of ADCx_CCR. The clock source selector is controlled by Bits PRES[3:0] of ADCx_CCR and Bits CKMODE[1:0] of ADCx_CCR. The output of the clock source selector is adc_ker_ck , which is connected to Analog ADC1 (master) and Analog ADC2 (slave). The diagram is labeled MSv63822V3.

Figure 225. ADC clock scheme diagram showing the clock distribution from the RCC to the ADC1 and ADC2 blocks. The RCC provides adc_hclk and adc_ker_ck_input. The ADC1 and ADC2 block contains an AHB interface, a prescaler (/1 or /2 or /4), and a clock source selector (Others). The prescaler is controlled by Bits CKMODE[1:0] of ADCx_CCR. The clock source selector is controlled by Bits PRES[3:0] of ADCx_CCR and Bits CKMODE[1:0] of ADCx_CCR. The output of the clock source selector is adc_ker_ck, which is connected to Analog ADC1 (master) and Analog ADC2 (slave).

Clock ratio constraint between ADC clock and AHB clock

There are generally no constraints to be respected for the ratio between the ADC clock and the AHB clock except if some injected channels are programmed. In this case, it is mandatory to respect the following ratio:

Constraints between ADC clocks

When several ADC interfaces are used simultaneously, it is mandatory to use the same clock source from the RCC block without prescaler ratio for all ADC interfaces.

27.4.4 ADC connectivity

ADC inputs are connected to the external channels as well as internal sources as described below.

Figure 226. ADC1 connectivity

Schematic diagram of ADC1 connectivity showing various input channels (ADC12_INP0 to ADC1_INP18) connected to a central ADC1 block. The block lists internal channels V_INP[0] to V_INP[18] and V_INN[0] to V_INN[18], categorized as 'Fast channel' or 'Slow channel'. It also shows connections to internal sources like V_SSA, V_SENSE, and V_REFINT, and to an external SAR ADC1 block with V_REF+, V_INP, V_INN, and V_REF- pins. MSv66804V1 is noted at the bottom right.

The diagram illustrates the connectivity of the ADC1 block. On the left, external input pins are listed: ADC12_INP0, ADC12_INN1, ADC12_INP1, ADC1_INP2, ADC12_INP3, ADC12_INP4, ADC12_INP5, ADC1_INN2, ADC1_INP6, ADC12_INN3, ADC12_INP7, ADC12_INN4, ADC12_INP8, ADC12_INN8, ADC1_INP9, ADC12_INP10, ADC12_INN10, ADC1_INP11, ADC12_INN11, ADC12_INP12, ADC1_INP13, ADC12_INN12, ADC12_INP14, ADC12_INP15, and ADC1_INP18. These are connected to internal ADC1 pins: V_INP[0] through V_INP[18] and V_INN[0] through V_INN[18]. The internal pins are categorized as follows: V_INN[0] and V_INP[1] are 'Fast channel'; V_INN[1] through V_INN[5] and V_INP[2] through V_INP[5] are 'Fast channel'; V_INN[6] through V_INN[18] and V_INP[6] through V_INP[18] are 'Slow channel'. Internal sources connected include V_SSA (to V_INN[0], V_INN[6], V_INN[7], V_INN[8], V_INN[9], V_INN[13], V_INN[14], V_INN[15], V_INN[16], V_INN[17], V_INN[18]), V_SENSE (to V_INP[16]), and V_REFINT (to V_INP[17]). The ADC1 block is connected to an external SAR ADC1 block via V_INP, V_INN, V_REF+, and V_REF- pins. A 'Channel selection' switch is shown on the right side of the ADC1 block. The identifier MSv66804V1 is at the bottom right.

Schematic diagram of ADC1 connectivity showing various input channels (ADC12_INP0 to ADC1_INP18) connected to a central ADC1 block. The block lists internal channels V_INP[0] to V_INP[18] and V_INN[0] to V_INN[18], categorized as 'Fast channel' or 'Slow channel'. It also shows connections to internal sources like V_SSA, V_SENSE, and V_REFINT, and to an external SAR ADC1 block with V_REF+, V_INP, V_INN, and V_REF- pins. MSv66804V1 is noted at the bottom right.

Figure 227. ADC2 connectivity

Schematic diagram of ADC2 connectivity showing various input pins (ADC12_INP0 to ADC2_INP18) connected to internal ADC2 channels (V_INP[0] to V_INN[18]). The diagram also shows reference voltages (V_REF+, V_REF-, V_SSA, V_BAT/4, V_DDCORE) and a SAR ADC2 block.

The diagram illustrates the internal connectivity of the ADC2 block. On the left, external pins are listed: ADC12_INP0, ADC12_INN1, ADC12_INP1, ADC2_INP2, ADC12_INP3, ADC12_INP4, ADC12_INP5, ADC2_INN2, ADC2_INP6, ADC12_INN3, ADC12_INP7, ADC12_INN4, ADC12_INP8, ADC12_INN8, ADC1_INP9, ADC12_INP10, ADC12_INN10, ADC1_INP11, ADC12_INN11, ADC12_INP12, ADC1_INP13, ADC12_INN12, ADC12_INP14, ADC12_INP15, and ADC2_INP18. These pins are connected to internal ADC2 channels labeled V_INP[0] through V_INN[18].

Channels V_INP[0], V_INP[1], V_INP[2], V_INP[3], V_INP[4], and V_INP[5] are designated as 'Fast channel'. Channels V_INN[6], V_INN[7], V_INN[8], V_INN[9], V_INN[10], V_INN[11], V_INN[12], V_INN[13], V_INN[14], V_INN[15], V_INN[16], V_INN[17], and V_INN[18] are designated as 'Slow channel'. A dashed vertical line labeled 'Channel selection' separates the internal channels from the SAR ADC2 block on the right.

The SAR ADC2 block has inputs V_INP and V_INN, and reference inputs V_REF+ and V_REF-. Various internal voltage sources are shown: V_SSA (connected to INN1, INN3, INN4, INN8, INN10, INN11, INN12, INN14, INN15, INN16, INN17, and INN18), V_BAT/4, and V_DDCORE (connected to INP16 and INN17). The diagram is identified by the code MSv66805V1 in the bottom right corner.

Schematic diagram of ADC2 connectivity showing various input pins (ADC12_INP0 to ADC2_INP18) connected to internal ADC2 channels (V_INP[0] to V_INN[18]). The diagram also shows reference voltages (V_REF+, V_REF-, V_SSA, V_BAT/4, V_DDCORE) and a SAR ADC2 block.

27.4.5 Slave AHB interface

The ADCs implement an AHB slave port for control/status register and data access. The features of the AHB interface are listed below:

The AHB slave interface does not support split/retry requests, and never generates AHB errors.

27.4.6 ADC Deep-power-down mode (DEEPPWD) and ADC voltage regulator (ADVREGEN)

By default, the ADC is in Deep-power-down mode where its supply is internally switched off to reduce the leakage currents (the reset state of bit DEEPPWD is 1 in the ADC_CR register).

To start ADC operations, it is first needed to exit Deep-power-down mode by setting bit DEEPPWD = 0.

Then, it is mandatory to enable the ADC internal voltage regulator by setting the bit ADVREGEN = 1 into ADC_CR register. The software must wait for the startup time of the ADC voltage regulator ( \( T_{ADCVREG\_STUP} \) ) before launching a calibration or enabling the ADC. This delay must be implemented by software.

For the startup time of the ADC voltage regulator, refer to device datasheet for \( T_{ADCVREG\_STUP} \) parameter.

When ADC operations are complete, the ADC can be disabled (ADEN = 0). It is possible to save power by also disabling the ADC voltage regulator. This is done by writing bit ADVREGEN = 0.

Then, to save more power by reducing the leakage currents, it is also possible to re-enter in ADC Deep-power-down mode by setting bit DEEPPWD = 1 into ADC_CR register. This is particularly interesting before entering Stop mode.

Note: Writing DEEPPWD = 1 automatically disables the ADC voltage regulator and bit ADVREGEN is automatically cleared.

When the internal voltage regulator is disabled (ADVREGEN = 0), the internal analog calibration is kept.

In ADC Deep-power-down mode (DEEPPWD = 1), the internal analog calibration is lost and it is necessary to either relaunch a calibration or re-apply the calibration factor which was previously saved (refer to Section 27.4.8: Calibration (ADCAL, ADCALDIF, ADC_CALFACT) ).

27.4.7 Single-ended and differential input channels

Channels can be configured to be either single-ended input or differential input by programming DIFSEL[i] bits in the ADC_DIFSEL register. This configuration must be written while the ADC is disabled (ADEN = 0). Note that the DIFSEL[i] bits corresponding to single-ended channels are always programmed at 0.

In single-ended input mode, the analog voltage to be converted for channel “i” is the difference between the external voltage \( V_{INP[i]} \) (positive input) and \( V_{REF-} \) (negative input).

In differential input mode, the analog voltage to be converted for channel “i” is the difference between the external voltage \( V_{INP[i]} \) (positive input) and \( V_{INN[i]} \) (negative input).

The output data for the differential mode is an unsigned data. When \( V_{INP[i]} \) equals \( V_{REF-} \) , \( V_{INN[i]} \) equals \( V_{REF+} \) and the output data is 0x000 (12-bit resolution mode). When \( V_{INP[i]} \) equals \( V_{REF+} \) , \( V_{INN[i]} \) equals \( V_{REF-} \) and the output data is 0xFFF.

\[ \text{Converted value} = \frac{\text{ADC\_Full\_Scale}}{2} \times \left[ 1 + \frac{V_{INP} - V_{INN}}{V_{REF+}} \right] \]

When ADC is configured as differential mode, both inputs should be biased at \( (V_{REF+})/2 \) voltage.

The input signals are supposed to be differential (common mode voltage should be fixed).

Internal channels (such as \( V_{REFINT} \) and \( V_{SENSE} \) ) are used in single-ended mode only.

For a complete description of how the input channels are connected for each ADC, refer to Section 27.4.4: ADC connectivity .

Caution: When configuring the channel “i” in differential input mode, its negative input voltage \( V_{INN[i]} \) is connected to another channel. As a consequence, this channel is no longer usable in single-ended mode or in differential mode and must never be configured to be converted. Some channels are shared between ADC1/ADC2: this can make the channel on the other ADC unusable. Only exception is interleaved mode for ADC master and the slave.

27.4.8 Calibration (ADCAL, ADCALDIF, ADC_CALFACT)

Each ADC provides an automatic calibration procedure which drives all the calibration sequence including the power-on/off sequence of the ADC. During the procedure, the ADC calculates a calibration factor which is 7-bit wide and which is applied internally to the ADC until the next ADC power-off. During the calibration procedure, the application must not use the ADC and must wait until calibration is complete.

Calibration is preliminary to any ADC operation. It removes the offset error which may vary from chip to chip due to process or bandgap variation.

The calibration factor to be applied for single-ended input conversions is different from the factor to be applied for differential input conversions:

The calibration is then initiated by software by setting bit ADCAL = 1. Calibration can only be initiated when the ADC is disabled (when ADEN = 0). ADCAL bit stays at 1 during all the

calibration sequence. It is then cleared by hardware as soon as the calibration completes. At this time, the associated calibration factor is stored internally in the analog ADC and also in the bits CALFACT_S[6:0] or CALFACT_D[6:0] of ADC_CALFACT register (depending on single-ended or differential input calibration)

The internal analog calibration is kept if the ADC is disabled (ADEN = 0). However, if the ADC is disabled for extended periods, then it is recommended that a new calibration cycle is run before re-enabling the ADC.

The internal analog calibration is lost each time the power of the ADC is removed (example, when the product enters in Standby or \( V_{BAT} \) mode). In this case, to avoid spending time recalibrating the ADC, it is possible to re-write the calibration factor into the ADC_CALFACT register without recalibrating, supposing that the software has previously saved the calibration factor delivered during the previous calibration.

The calibration factor can be written if the ADC is enabled but not converting (ADEN = 1 and ADSTART = 0 and JADSTART = 0). Then, at the next start of conversion, the calibration factor is automatically injected into the analog ADC. This loading is transparent and does not add any cycle latency to the start of the conversion. It is recommended to recalibrate when \( V_{REF+} \) voltage changed more than 10%.

Software procedure to calibrate the ADC

  1. 1. Ensure DEEPPWD = 0, ADVREGEN = 1 and that ADC voltage regulator startup time has elapsed.
  2. 2. Ensure that ADEN = 0.
  3. 3. Select the input mode for this calibration by setting ADCALDIF = 0 (single-ended input) or ADCALDIF = 1 (differential input).
  4. 4. Set ADCAL = 1.
  5. 5. Wait until ADCAL = 0.
  6. 6. The calibration factor can be read from ADC_CALFACT register.

Figure 228. ADC calibration

Timing diagram for ADC calibration showing the relationship between ADCALDIF, ADCAL, ADC State, and CALFACT_x[6:0] signals over time. Software rising edge symbol Hardware falling edge symbol

The diagram illustrates the timing sequence for ADC calibration across four signal lines:

Legend:
by S/W by H/W
Indicative timings \( t_{CAB} \)

MSv30263V2

Timing diagram for ADC calibration showing the relationship between ADCALDIF, ADCAL, ADC State, and CALFACT_x[6:0] signals over time. Software rising edge symbol Hardware falling edge symbol

Software procedure to reinject a calibration factor into the ADC

  1. 1. Ensure ADEN = 1 and ADSTART = 0 and JADSTART = 0 (ADC enabled and no conversion is ongoing).
  2. 2. Write CALFACT_S and CALFACT_D with the new calibration factors.
  3. 3. When a conversion is launched, the calibration factor is injected into the analog ADC only if the internal analog calibration factor differs from the one stored in bits CALFACT_S for single-ended input channel or bits CALFACT_D for differential input channel.

Figure 229. Updating the ADC calibration factor

Timing diagram showing the update of the ADC calibration factor. The diagram illustrates the relationship between ADC state, internal calibration factor, start conversion signal, WRITE ADC_CALFACT signal, and CALFACT_S register. The ADC state transitions from 'Ready (not converting)' to 'Converting channel (Single ended)' and back to 'Ready'. The internal calibration factor changes from F1 to F2. The start conversion signal is a pulse. The WRITE ADC_CALFACT signal is a pulse. The CALFACT_S register is updated from F1 to F2. The update of the internal calibration factor occurs when the ADC is in the 'Converting channel' state and the WRITE ADC_CALFACT signal is high. The update of the CALFACT_S register occurs when the WRITE ADC_CALFACT signal is high.

The diagram shows the timing for updating the ADC calibration factor. The top row represents the ADC state, which is 'Ready (not converting)' initially, then becomes 'Converting channel (Single ended)' when the 'Start conversion (hardware or software)' signal goes high. It returns to 'Ready' when the signal goes low. The 'Internal calibration factor[6:0]' is initially F1. When the ADC is in the 'Converting channel' state and the 'WRITE ADC_CALFACT' signal is high, the internal calibration factor updates to F2. The 'CALFACT_S[6:0]' register also updates to F2 when the 'WRITE ADC_CALFACT' signal is high. A legend indicates that 'by s/w' (software) corresponds to the falling edge of the WRITE ADC_CALFACT signal, and 'by h/w' (hardware) corresponds to the rising edge of the start conversion signal.

Timing diagram showing the update of the ADC calibration factor. The diagram illustrates the relationship between ADC state, internal calibration factor, start conversion signal, WRITE ADC_CALFACT signal, and CALFACT_S register. The ADC state transitions from 'Ready (not converting)' to 'Converting channel (Single ended)' and back to 'Ready'. The internal calibration factor changes from F1 to F2. The start conversion signal is a pulse. The WRITE ADC_CALFACT signal is a pulse. The CALFACT_S register is updated from F1 to F2. The update of the internal calibration factor occurs when the ADC is in the 'Converting channel' state and the WRITE ADC_CALFACT signal is high. The update of the CALFACT_S register occurs when the WRITE ADC_CALFACT signal is high.

MSV30529V2

Converting single-ended and differential analog inputs with a single ADC

If the ADC is supposed to convert both differential and single-ended inputs, two calibrations must be performed, one with ADCALDIF = 0 and one with ADCALDIF = 1. The procedure is the following:

  1. 1. Disable the ADC.
  2. 2. Calibrate the ADC in single-ended input mode (with ADCALDIF = 0). This updates the register CALFACT_S[6:0].
  3. 3. Calibrate the ADC in differential input modes (with ADCALDIF = 1). This updates the register CALFACT_D[6:0].
  4. 4. Enable the ADC, configure the channels and launch the conversions. Each time there is a switch from a single-ended to a differential inputs channel (and vice-versa), the calibration is automatically injected into the analog ADC.

Figure 230. Mixing single-ended and differential channels

Timing diagram showing the sequence of ADC conversions triggered by a 'Trigger event'. The sequence consists of four conversions: CONV CH 1 (Single ended inputs channel), CONV CH 2 (Differential inputs channel), CONV CH 3 (Differential inputs channel), and CONV CH 4 (Single inputs channel). Each conversion is preceded by an 'RDY' (Ready) state. The 'Internal calibration factor[6:0]' is shown as F2 for CONV CH 1 and CONV CH 4, and F3 for CONV CH 2 and CONV CH 3. The 'CALFACT_S[6:0]' is shown as F2, and the 'CALFACT_D[6:0]' is shown as F3. The diagram is labeled MSV30530V2.

The diagram illustrates how the ADC switches between single-ended and differential calibration factors. - Trigger events initiate conversions. - ADC state transitions: RDY → CONV CH 1 (Single ended) → RDY → CONV CH 2 (Differential) → RDY → CONV CH 3 (Differential) → RDY → CONV CH 4 (Single ended). - Internal calibration factor[6:0] switches between F2 (for single-ended) and F3 (for differential). - CALFACT_S[6:0] holds the value F2. - CALFACT_D[6:0] holds the value F3.

Timing diagram showing the sequence of ADC conversions triggered by a 'Trigger event'. The sequence consists of four conversions: CONV CH 1 (Single ended inputs channel), CONV CH 2 (Differential inputs channel), CONV CH 3 (Differential inputs channel), and CONV CH 4 (Single inputs channel). Each conversion is preceded by an 'RDY' (Ready) state. The 'Internal calibration factor[6:0]' is shown as F2 for CONV CH 1 and CONV CH 4, and F3 for CONV CH 2 and CONV CH 3. The 'CALFACT_S[6:0]' is shown as F2, and the 'CALFACT_D[6:0]' is shown as F3. The diagram is labeled MSV30530V2.

27.4.9 ADC on-off control (ADEN, ADDIS, ADRDY)

First of all, follow the procedure explained in Section 27.4.6: ADC Deep-power-down mode (DEEPPWD) and ADC voltage regulator (ADVREGEN) .

Once DEEPPWD = 0 and ADVREGEN = 1, the ADC can be enabled and the ADC needs a stabilization time of \( t_{STAB} \) before it starts converting accurately, as shown in Figure 231 . Two control bits enable or disable the ADC:

Regular conversion can then start either by setting ADSTART = 1 (refer to Section 27.4.18: Conversion on external trigger and trigger polarity (EXTSEL, EXTEN, JEXTSEL, JEXTEN) ) or when an external trigger event occurs, if triggers are enabled.

Injected conversions start by setting JADSTART = 1 or when an external injected trigger event occurs, if injected triggers are enabled.

Software procedure to enable the ADC

  1. 1. Clear the ADRDY bit in the ADC_ISR register by writing ‘1’.
  2. 2. Set ADEN = 1.
  3. 3. Wait until ADRDY = 1 (ADRDY is set after the ADC startup time). This can be done using the associated interrupt (setting ADRDYIE = 1).
  4. 4. Clear the ADRDY bit in the ADC_ISR register by writing ‘1’ (optional).

Caution: ADEN bit cannot be set when ADCAL is set and during four ADC clock cycles after the ADCAL bit is cleared by hardware (end of the calibration).

Software procedure to disable the ADC

  1. 1. Check that both ADSTART = 0 and JADSTART = 0 to ensure that no conversion is ongoing. If required, stop any regular and injected conversion ongoing by setting ADSTP = 1 and JADSTP = 1 and then wait until ADSTP = 0 and JADSTP = 0.
  2. 2. Set ADDIS = 1.
  3. 3. If required by the application, wait until ADEN = 0, until the analog ADC is effectively disabled (ADDIS is automatically reset once ADEN = 0).

Figure 231. Enabling / disabling the ADC

Timing diagram for enabling and disabling the ADC. The diagram shows four signal lines over time: ADEN, ADRDY, ADDIS, and ADC state. ADEN is set high by software (S/W) to enable the ADC. ADRDY goes high after a stabilization time tSTAB. ADDIS is set high by hardware (H/W) to disable the ADC. The ADC state transitions from OFF to Startup, then RDY, then Converting CH, then RDY, then REQ-OFF, and finally back to OFF. A legend indicates that rising edges are 'by S/W' and falling edges are 'by H/W'.

The diagram illustrates the timing for enabling and disabling the ADC. The ADEN signal is set high by software (S/W) to enable the ADC. The ADRDY signal goes high after a stabilization time \( t_{STAB} \) . The ADDIS signal is set high by hardware (H/W) to disable the ADC. The ADC state transitions from OFF to Startup, then RDY, then Converting CH, then RDY, then REQ-OFF, and finally back to OFF. A legend indicates that rising edges are 'by S/W' and falling edges are 'by H/W'.

Timing diagram for enabling and disabling the ADC. The diagram shows four signal lines over time: ADEN, ADRDY, ADDIS, and ADC state. ADEN is set high by software (S/W) to enable the ADC. ADRDY goes high after a stabilization time tSTAB. ADDIS is set high by hardware (H/W) to disable the ADC. The ADC state transitions from OFF to Startup, then RDY, then Converting CH, then RDY, then REQ-OFF, and finally back to OFF. A legend indicates that rising edges are 'by S/W' and falling edges are 'by H/W'.

27.4.10 Constraints when writing the ADC control bits

The software is allowed to write the RCC control bits to configure and enable the ADC clock (refer to RCC Section), the DIFSEL[i] control bits in the ADC_DIFSEL register and the control bits ADCAL and ADEN in the ADC_CR register, only if the ADC is disabled (ADEN must be equal to 0).

The software is then allowed to write the control bits ADSTART, JADSTART and ADDIS of the ADC_CR register only if the ADC is enabled and there is no pending request to disable the ADC (ADEN must be equal to 1 and ADDIS to 0).

For all the other control bits of the ADC_CFGR, ADC_SMPR x , ADC_TR y , ADC_SQR y , ADC_JDR y , ADC_OFR y , ADC_OFCHR y and ADC_IER registers:

The software is allowed to write the ADSTP or JADSTP control bits of the ADC_CR register only if the ADC is enabled, possibly converting, and if there is no pending request to disable the ADC (ADSTART or JADSTART must be equal to 1 and ADDIS to 0).

The software can write the register ADC_JSQR at any time, when the ADC is enabled (ADEN = 1). Refer to Section 27.7.16: ADC injected sequence register (ADC_JSQR) for additional details.

Note: There is no hardware protection to prevent these forbidden write accesses and ADC behavior may become in an unknown state. To recover from this situation, the ADC must be disabled (clear ADEN = 0 as well as all the bits of ADC_CR register).

27.4.11 Channel selection (ADC_SQRY, ADC_JSQR)

The ADC features up to 19 multiplexed channels per ADC, out of which:

To convert one of the internal analog channels, the corresponding analog sources must first be enabled by programming bits VREFEN, VBATEN or TSEN in the ADC_CCR registers.

Refer to Table ADC interconnection in Section 27.4.2: ADC pins and internal signals for the connection of the above internal analog inputs to external ADC pins or internal signals.

The conversions can be organized in two groups: regular and injected. A group consists of a sequence of conversions that can be done on any channel and in any order. For instance, it is possible to implement the conversion sequence in the following order: ADC1/2_INP/INN3, ADC1/2_INP/INN8, ADC1/2_INP/INN2, ADC1/2_INN/INP2, ADC1/2_INP/INN0, ADC1/2_INP/INN2, ADC1/2_INP/INN2, ADC1/2_INP/INN15.

ADC_SQRY registers must not be modified while regular conversions can occur. For this, the ADC regular conversions must be first stopped by writing ADSTP = 1 (refer to Section 27.4.17: Stopping an ongoing conversion (ADSTP, JADSTP) ).

The software is allowed to modify on-the-fly the ADC_JSQR register when JADSTART is set to 1 (injected conversions ongoing) only when the context queue is enabled (JQDIS = 0 in ADC_CFGR register). Refer to Section 27.4.21: Queue of context for injected conversions

27.4.12 Channel-wise programmable sampling time (SMPR1, SMPR2)

Before starting a conversion, the ADC must establish a direct connection between the voltage source under measurement and the embedded sampling capacitor of the ADC. This sampling time must be enough for the input voltage source to charge the embedded capacitor to the input voltage level.

Each channel can be sampled with a different sampling time which is programmable using the SMP[2:0] bits in the ADC_SMPR1 and ADC_SMPR2 registers. It is therefore possible to select among the following sampling time values:

The total conversion time is calculated as follows:

\[ T_{\text{CONV}} = \text{Sampling time} + 12.5 \text{ ADC clock cycles} \]

Example:

With \( F_{\text{adc\_ker\_ck}} = 30 \text{ MHz} \) and a sampling time of 2.5 ADC clock cycles:

\[ T_{\text{CONV}} = (2.5 + 12.5) \text{ ADC clock cycles} = 15 \text{ ADC clock cycles} = 500 \text{ ns} \]

The ADC notifies the end of the sampling phase by setting the status bit EOSMP (only for regular conversion).

Note: Depending on the ADC conversion mode, the real sampling time can vary compared to the SMP value programmed above, while the equivalent total conversion time ( \( T_{\text{CONV}} \) ) does not change:

Constraints on the sampling time

For each channel, SMP[2:0] bits must be programmed to respect a minimum sampling time as specified in the ADC characteristics section of the datasheets.

Bulb sampling mode

When the BULB bit is set in ADC register, the sampling period starts immediately after the last ADC conversion. A hardware or software trigger starts the conversion after the sampling time has been programmed in ADC_SMPR1 register. The very first ADC conversion, after the ADC is enabled, is performed with the sampling time programmed in SMP bits. The bulb mode is effective starting from the second conversion.

The maximum sampling time is limited (refer to the ADC characteristics section of the datasheet).

The bulb mode is neither compatible with the continuous conversion mode nor with the injected channel conversion.

When the BULB bit is set, it is not allowed to set SMPTRIG bit in ADC_CFGR2.

Figure 232. Bulb mode timing diagram

Timing diagram for Bulb mode showing Normal (discontinuous) mode and BULB (continuous) mode states and triggers.

The figure is a timing diagram titled 'Figure 232. Bulb mode timing diagram'. It is divided into two horizontal sections. The top section, 'Normal (discontinuous) mode', shows a sequence of ADC states: idle, sample, conversion, idle, sample, conversion, idle. A 'Trigger' signal line shows a rising edge at the start of the first 'sample' state and another rising edge at the start of the second 'sample' state. The bottom section, 'BULB (continuous) mode', shows a sequence of ADC states: idle, sample, conversion, sample, conversion, sample. A 'Trigger' signal line shows a rising edge at the start of the first 'sample' state. Subsequent rising edges occur at the start of each 'sample' state, which immediately follows a 'conversion' state. A double-headed arrow between the start of the second 'sample' state and the start of the third 'sample' state is labeled 'Sampling time programmed in SMP bits'. The diagram is labeled 'MSV46157V2' in the bottom right corner.

Timing diagram for Bulb mode showing Normal (discontinuous) mode and BULB (continuous) mode states and triggers.

Sampling time control trigger mode

When the SMPTRIG bit is set, the sampling time programmed through SMPx bits is not applicable. The sampling time is controlled by the trigger signal edge.

When a hardware trigger is selected, each rising edge of the trigger signal starts the sampling period. A falling edge ends the sampling period and starts the conversion.

When a software trigger is selected, the software trigger is not the ADSTART bit in ADC_CR but the SWTRIG bit. SWTRIG bit has to be set to start the sampling period, and the SWTRIG bit has to be cleared to end the sampling period and start the conversion.

The maximum sampling time is limited (refer to the ADC characteristics section of the datasheet).

This mode is neither compatible with the continuous conversion mode, nor with the injected channel conversion.

When SMPTRIG bit is set, it is not allowed to set BULB bit.

I/O analog switch voltage booster

The resistance of the I/O analog switches increases when the V DDA voltage is too low. The sampling time must consequently be adapted accordingly (refer to the device datasheet for the corresponding electrical characteristics). This resistance can be minimized at low V DDA

by enabling an internal voltage booster through BOOSTE bit or by selecting a \( V_{DD} \) booster voltage (if \( V_{DD} > 2.7 \) V) through the ADV_READY bit of the PWR_PMCR register.

SMPPLUS control bit

The SMPPLUS bit can be used to change the sampling time from 2.5 ADC clock cycles to 3.5 ADC clock cycles.

27.4.13 Single conversion mode (CONT = 0)

In single conversion mode, the ADC performs once all the conversions of the channels. This mode is started with the CONT bit at 0 by either:

Inside the regular sequence, after each conversion is complete:

Inside the injected sequence, after each conversion is complete:

After the regular sequence is complete:

After the injected sequence is complete:

Then the ADC stops until a new external regular or injected trigger occurs or until bit ADSTART or JADSTART is set again.

Note: To convert a single channel, program a sequence with a length of 1.

27.4.14 Continuous conversion mode (CONT = 1)

This mode applies to regular channels only.

In continuous conversion mode, when a software or hardware regular trigger event occurs, the ADC performs once all the regular conversions of the channels and then automatically restarts and continuously converts each conversions of the sequence. This mode is started with the CONT bit at 1 either by external trigger or by setting the ADSTART bit in the ADC_CR register.

Inside the regular sequence, after each conversion is complete:

After the sequence of conversions is complete:

Then, a new sequence restarts immediately and the ADC continuously repeats the conversion sequence.

Note: To convert a single channel, program a sequence with a length of 1.

It is not possible to have both discontinuous mode and continuous mode enabled: it is forbidden to set both DISCEN = 1 and CONT = 1.

Injected channels cannot be converted continuously. The only exception is when an injected channel is configured to be converted automatically after regular channels in continuous mode (using JAUTO bit), refer to Auto-injection mode section).

27.4.15 Starting conversions (ADSTART, JADSTART)

Software starts ADC regular conversions by setting ADSTART = 1.

When ADSTART is set, the conversion starts:

Software starts ADC injected conversions by setting JADSTART = 1.

When JADSTART is set, the conversion starts:

Note: In auto-injection mode (JAUTO = 1), use ADSTART bit to start the regular conversions followed by the auto-injected conversions (JADSTART must be kept cleared).

ADSTART and JADSTART also provide information on whether any ADC operation is currently ongoing. It is possible to re-configure the ADC while ADSTART = 0 and JADSTART = 0 are both true, indicating that the ADC is idle.

ADSTART is cleared by hardware:

Note: In continuous mode (CONT = 1), ADSTART is not cleared by hardware with the assertion of EOS because the sequence is automatically relaunched.

When a hardware trigger is selected in single mode (CONT = 0 and EXTSEL # 0x00), ADSTART is not cleared by hardware with the assertion of EOS to help the software which does not need to reset ADSTART again for the next hardware trigger event. This ensures that no further hardware triggers are missed.

JADSTART is cleared by hardware:

Note: When the software trigger is selected, ADSTART bit should not be set if the EOC flag is still high.

27.4.16 ADC timing

The elapsed time between the start of a conversion and the end of conversion is the sum of the configured sampling time plus the successive approximation time depending on data resolution:

\[ T_{\text{CONV}} = T_{\text{SMPL}} + T_{\text{SAR}} = [2.5 \text{ } |_{\text{min}} + 12.5 \text{ } |_{12\text{bit}}] \times T_{\text{ADC\_CLK}} \]

\[ T_{\text{CONV}} = T_{\text{SMPL}} + T_{\text{SAR}} = 83.33 \text{ ns } |_{\text{min}} + 416.67 \text{ ns } |_{12\text{bit}} = 500.0 \text{ ns (for } F_{\text{ADC\_CLK}} = 30 \text{ MHz)} \]

Figure 233. Analog-to-digital conversion time

Timing diagram for ADC conversion showing the relationship between ADC state, analog channel, internal S/H, ADSTART, EOSMP, EOC, and ADC_DR signals over time.

The diagram illustrates the timing of an ADC conversion across several signal lines:

Indicative timings

MSV30532V2

Timing diagram for ADC conversion showing the relationship between ADC state, analog channel, internal S/H, ADSTART, EOSMP, EOC, and ADC_DR signals over time.

1. \( T_{\text{SMPL}} \) depends on SMP[2:0].

2. \( T_{\text{SAR}} \) depends on RES[2:0].

27.4.17 Stopping an ongoing conversion (ADSTP, JADSTP)

The software can decide to stop regular conversions ongoing by setting ADSTP = 1 and injected conversions ongoing by setting JADSTP = 1.

Stopping conversions resets the ongoing ADC operation. Then the ADC can be reconfigured (ex: changing the channel selection or the trigger) ready for a new operation.

Note that it is possible to stop injected conversions while regular conversions are still operating and vice-versa. This allows, for instance, re-configuration of the injected conversion sequence and triggers while regular conversions are still operating (and vice-versa).

When the ADSTP bit is set by software, any ongoing regular conversion is aborted with partial result discarded (ADC_DR register is not updated with the current conversion).

When the JADSTP bit is set by software, any ongoing injected conversion is aborted with partial result discarded (ADC_JDRy register is not updated with the current conversion). The scan sequence is also aborted and reset (meaning that relaunching the ADC would restart a new sequence).

Once this procedure is complete, bits ADSTP/ADSTART (in case of regular conversion), or JADSTP/JADSTART (in case of injected conversion) are cleared by hardware and the software must poll ADSTART (or JADSTART) until the bit is reset before assuming the ADC is completely stopped.

Note: In auto-injection mode (JAUTO = 1), setting ADSTP bit aborts both regular and injected conversions (JADSTP must not be used).

Figure 234. Stopping ongoing regular conversions

Timing diagram showing the process of stopping ongoing regular conversions. The diagram illustrates the ADC state, JADSTART, ADSTART, ADSTP, and ADC_DR signals over time. The ADC state transitions from RDY to Sample Ch(N-1), then Convert Ch(N-1), then RDY, then Sample Ch(N), then C, and finally RDY. Triggers are shown at the start of the Sample Ch(N-1) and Sample Ch(N) states. The ADSTART signal is cleared by hardware at the start of the conversion sequence and at the end of the conversion sequence. The ADSTP signal is set by software during the conversion sequence and cleared by hardware at the end of the conversion sequence. The ADC_DR signal contains Data N-2 and Data N-1.

The diagram illustrates the timing of signals during the stopping of ongoing regular conversions. The top row shows the ADC state: RDY, Sample Ch(N-1), Convert Ch(N-1), RDY, Sample Ch(N), C, RDY. Triggers are indicated at the start of Sample Ch(N-1) and Sample Ch(N). The JADSTART signal is shown as a single line. The ADSTART signal is cleared by hardware (HW) at the start and end of the conversion sequence. A note indicates that during the 'REGULAR CONVERSIONS ongoing' phase, software is not allowed to configure regular conversions selection and triggers. The ADSTP signal is set by software (SW) during the conversion sequence and cleared by hardware (HW) at the end. The ADC_DR signal shows Data N-2 and Data N-1.

Timing diagram showing the process of stopping ongoing regular conversions. The diagram illustrates the ADC state, JADSTART, ADSTART, ADSTP, and ADC_DR signals over time. The ADC state transitions from RDY to Sample Ch(N-1), then Convert Ch(N-1), then RDY, then Sample Ch(N), then C, and finally RDY. Triggers are shown at the start of the Sample Ch(N-1) and Sample Ch(N) states. The ADSTART signal is cleared by hardware at the start of the conversion sequence and at the end of the conversion sequence. The ADSTP signal is set by software during the conversion sequence and cleared by hardware at the end of the conversion sequence. The ADC_DR signal contains Data N-2 and Data N-1.

MSV30533V2

Figure 235. Stopping ongoing regular and injected conversions

Timing diagram showing the sequence of events for stopping ongoing regular and injected conversions. It tracks the ADC state (RDY, Sample, Convert), JADSTART, JADSTP, ADC_JDR, ADSTART, ADSTP, and ADC_DR signals over time. Injected conversions are stopped by setting JADSTP, and regular conversions are stopped by setting ADSTP. Both are cleared by hardware when the conversion sequence ends.

The diagram illustrates the timing for stopping ongoing conversions. The ADC state transitions between RDY, Sample, and Convert. Injected conversions (JADSTART) are stopped by setting JADSTP, and regular conversions (ADSTART) are stopped by setting ADSTP. Both are cleared by hardware when the conversion sequence ends. The ADC_DR register holds the last converted data (DATA N-2 and DATA N-1).

Timing diagram showing the sequence of events for stopping ongoing regular and injected conversions. It tracks the ADC state (RDY, Sample, Convert), JADSTART, JADSTP, ADC_JDR, ADSTART, ADSTP, and ADC_DR signals over time. Injected conversions are stopped by setting JADSTP, and regular conversions are stopped by setting ADSTP. Both are cleared by hardware when the conversion sequence ends.

27.4.18 Conversion on external trigger and trigger polarity (EXTSEL, EXTEN, JEXTSEL, JEXTEN)

A conversion or a sequence of conversions can be triggered either by software or by an external event (such as timer capture, input pins). If the EXTEN[1:0] control bits (for a regular conversion) or JEXTEN[1:0] bits (for an injected conversion) are different from 0b00, then external events are able to trigger a conversion with the selected polarity.

When the Injected Queue is enabled (bit JQDIS = 0), injected software triggers are not possible.

The regular trigger selection is effective once software has set bit ADSTART = 1 and the injected trigger selection is effective once software has set bit JADSTART = 1.

Any hardware triggers which occur while a conversion is ongoing are ignored.

Table 230 provides the correspondence between the EXTEN[1:0] and JEXTEN[1:0] values and the trigger polarity.

Table 230. Configuring the trigger polarity for regular external triggers

EXTEN[1:0]Source
00Hardware Trigger detection disabled, software trigger detection enabled
01Hardware Trigger with detection on the rising edge
10Hardware Trigger with detection on the falling edge
11Hardware Trigger with detection on both the rising and falling edges

Note: The polarity of the regular trigger cannot be changed on-the-fly.

Table 231. Configuring the trigger polarity for injected external triggers

JEXTEN[1:0]Source
00
  • – If JQDIS = 1 (Queue disabled): Hardware trigger detection disabled, software trigger detection enabled
  • – If JQDIS = 0 (Queue enabled), Hardware and software trigger detection disabled
01Hardware Trigger with detection on the rising edge
10Hardware Trigger with detection on the falling edge
11Hardware Trigger with detection on both the rising and falling edges

Note: The polarity of the injected trigger can be anticipated and changed on-the-fly when the queue is enabled (JQDIS = 0). Refer to Section 27.4.21: Queue of context for injected conversions.

The EXTSEL and JEXTSEL control bits select which out of 32 possible events can trigger conversion for the regular and injected groups.

A regular group conversion can be interrupted by an injected trigger.

Note: The regular trigger selection cannot be changed on-the-fly. The injected trigger selection can be anticipated and changed on-the-fly. Refer to Section 27.4.21: Queue of context for injected conversions on page 1105.

Figure 236. Triggers shared between ADC master and slave

Diagram showing trigger connections between ADC MASTER and ADC SLAVE. The diagram illustrates how external triggers are selected for both master and slave ADCs using multiplexers controlled by EXTSEL and JEXTSEL bits. Regular sequencer triggers (adc_ext_trg0 to adc_ext_trg31) are connected to the ADC MASTER's external regular trigger multiplexer. Injected sequencer triggers (adc_jext_trg0 to adc_jext_trg31) are connected to the ADC SLAVE's external injected trigger multiplexer. Both ADCs have their own EXTSEL[3:0] and JEXTSEL[4:0] control signals.

The diagram shows two ADC blocks: ADC MASTER and ADC SLAVE. On the left, there are two groups of triggers: 'Regular sequencer triggers' (adc_ext_trg0, adc_ext_trg1, ..., adc_ext_trg31) and 'Injected sequencer triggers' (adc_jext_trg0, adc_jext_trg1, ..., adc_jext_trg31). The regular triggers are connected to the ADC MASTER's 'External regular trigger' multiplexer, which is controlled by EXTSEL[3:0]. The injected triggers are connected to the ADC SLAVE's 'External injected trigger' multiplexer, which is controlled by JEXTSEL[4:0]. Both ADCs have their own 'External regular trigger' and 'External injected trigger' multiplexers. The ADC MASTER's 'External regular trigger' multiplexer is also controlled by JEXTSEL[4:0]. The ADC SLAVE's 'External regular trigger' multiplexer is controlled by EXTSEL[3:0]. The diagram illustrates the shared nature of the triggers between the master and slave ADCs.

Diagram showing trigger connections between ADC MASTER and ADC SLAVE. The diagram illustrates how external triggers are selected for both master and slave ADCs using multiplexers controlled by EXTSEL and JEXTSEL bits. Regular sequencer triggers (adc_ext_trg0 to adc_ext_trg31) are connected to the ADC MASTER's external regular trigger multiplexer. Injected sequencer triggers (adc_jext_trg0 to adc_jext_trg31) are connected to the ADC SLAVE's external injected trigger multiplexer. Both ADCs have their own EXTSEL[3:0] and JEXTSEL[4:0] control signals.

Refer to Table ADC interconnection in Section 27.4.2: ADC pins and internal signals for the list of all the external triggers that can be used for regular conversion.

27.4.19 Injected channel management

Triggered injection mode

To use triggered injection, the JAUTO bit in the ADC_CFGR register must be cleared.

  1. 1. Start the conversion of a group of regular channels either by an external trigger or by setting the ADSTART bit in the ADC_CR register.
  2. 2. If an external injected trigger occurs, or if the JADSTART bit in the ADC_CR register is set during the conversion of a regular group of channels, the current conversion is reset and the injected channel sequence switches are launched (all the injected channels are converted once).
  3. 3. Then, the regular conversion of the regular group of channels is resumed from the last interrupted regular conversion.
  4. 4. If a regular event occurs during an injected conversion, the injected conversion is not interrupted but the regular sequence is executed at the end of the injected sequence.

Figure 237 shows the corresponding timing diagram.

Note: When using triggered injection, one must ensure that the interval between trigger events is longer than the injection sequence. For instance, if the sequence length is 30 ADC clock cycles (that is two conversions with a sampling time of 2.5 clock periods), the minimum interval between triggers must be 31 ADC clock cycles.

Auto-injection mode

If the JAUTO bit in the ADC_CFGR register is set, then the channels in the injected group are automatically converted after the regular group of channels. This can be used to convert a sequence of up to 20 conversions programmed in the ADC_SQRy and ADC_JSQR registers.

In this mode, the ADSTART bit in the ADC_CR register must be set to start regular conversions, followed by injected conversions (JADSTART must be kept cleared). Setting the ADSTP bit aborts both regular and injected conversions (JADSTP bit must not be used).

In this mode, external trigger on injected channels must be disabled.

If the CONT bit is also set in addition to the JAUTO bit, regular channels followed by injected channels are continuously converted.

Note: It is not possible to use both the auto-injected and discontinuous modes simultaneously. When the DMA is used for exporting regular sequencer's data in JAUTO mode, it is necessary to program it in circular mode. If the single-shot mode is selected, the JAUTO sequence is stopped upon DMA Transfer Complete event.

Figure 237. Injected conversion latency

Timing diagram for injected conversion latency. The diagram shows four signals over time: adc_ker_ck (a periodic clock signal), Injection event (a single pulse), Reset ADC (a pulse that goes high after the injection event), and SOC (Start of Conversion, a signal that goes high when the ADC is reset). A horizontal double-headed arrow labeled 'max. latency(1)' indicates the time interval between the rising edge of the Injection event and the rising edge of the SOC signal. Vertical dashed lines mark these two edges. The diagram is labeled MSV43771V1 in the bottom right corner.
Timing diagram for injected conversion latency. The diagram shows four signals over time: adc_ker_ck (a periodic clock signal), Injection event (a single pulse), Reset ADC (a pulse that goes high after the injection event), and SOC (Start of Conversion, a signal that goes high when the ADC is reset). A horizontal double-headed arrow labeled 'max. latency(1)' indicates the time interval between the rising edge of the Injection event and the rising edge of the SOC signal. Vertical dashed lines mark these two edges. The diagram is labeled MSV43771V1 in the bottom right corner.

1. The maximum latency value can be found in the electrical characteristics of the device datasheet.

27.4.20 Discontinuous mode (DISCEN, DISCNUM, JDISCEN)

Regular group mode

This mode is enabled by setting the DISCEN bit in the ADC_CFGR register.

It is used to convert a short sequence (subgroup) of \( n \) conversions ( \( n \leq 8 \) ) that is part of the sequence of conversions selected in the ADC_SQRy registers. The value of \( n \) is specified by writing to the DISCNUM[2:0] bits in the ADC_CFGR register.

When an external trigger occurs, it starts the next \( n \) conversions selected in the ADC_SQRy registers until all the conversions in the sequence are done. The total sequence length is defined by the L[3:0] bits in the ADC_SQR1 register.

Example:

Note: The channel numbers referred to in the above example might not be available on all microcontrollers.

When a regular group is converted in discontinuous mode, no rollover occurs (the last subgroup of the sequence can have less than n conversions).

When all subgroups are converted, the next trigger starts the conversion of the first subgroup. In the example above, the 4th trigger reconverts the channels 1, 2 and 3 in the 1st subgroup.

It is not possible to have both discontinuous mode and continuous mode enabled. In this case (if DISCEN = 1, CONT = 1), the ADC behaves as if continuous mode was disabled.

Injected group mode

This mode is enabled by setting the JDISCEN bit in the ADC_CFGR register. It converts the sequence selected in the ADC_JSQR register, channel by channel, after an external injected trigger event. This is equivalent to discontinuous mode for regular channels where 'n' is fixed to 1.

When an external trigger occurs, it starts the next channel conversions selected in the ADC_JSQR registers until all the conversions in the sequence are done. The total sequence length is defined by the JL[1:0] bits in the ADC_JSQR register.

Example:

Note: The channel numbers referred to in the above example might not be available on all microcontrollers.

When all injected channels have been converted, the next trigger starts the conversion of the first injected channel. In the example above, the 4th trigger reconverts the 1st injected channel 1.

It is not possible to use both auto-injected mode and discontinuous mode simultaneously: the bits DISCEN and JDISCEN must be kept cleared by software when JAUTO is set.

27.4.21 Queue of context for injected conversions

A queue of context is implemented to anticipate up to 2 contexts for the next injected sequence of conversions. JQDIS bit of ADC_CFGR register must be reset to enable this feature. Only hardware-triggered conversions are possible when the context queue is enabled.

This context consists of:

All the parameters of the context are defined into a single register ADC_JSQR and this register implements a queue of 2 buffers, allowing the bufferization of up to 2 sets of parameters:

Note: When configured in discontinuous mode (bit JDISCEN = 1), only the last trigger of the injected sequence changes the context and consumes the Queue. The 1 st trigger only consumes the queue but others are still valid triggers as shown by the discontinuous mode example below (length = 3 for both contexts):

Behavior when changing the trigger or sequence context

Figure 238 and Figure 239 show the behavior of the context Queue when changing the sequence or the triggers.

Figure 238. Example of ADC_JSQR queue of context (sequence change)

Timing diagram for Figure 238 showing the behavior of the ADC_JSQR queue when the sequence context changes. The diagram shows four horizontal timelines: Write ADC_JSQR, JSQR queue, ADC J context, and ADC state. The Write ADC_JSQR line shows three pulses labeled P1, P2, and P3. The JSQR queue starts as EMPTY, then contains P1, then P1,P2, then P2, and finally P2,P3 and P3. The ADC J context starts as EMPTY, then contains P1, then P2, and finally P3. The ADC state starts as RDY, then shows Conversion1, Conversion2, and Conversion3, then returns to RDY, then shows Conversion1, and finally returns to RDY. Vertical dashed lines connect the pulses on the Write ADC_JSQR line to the corresponding changes in the other timelines. The diagram is labeled MS30536V4 in the bottom right corner.
Timing diagram for Figure 238 showing the behavior of the ADC_JSQR queue when the sequence context changes. The diagram shows four horizontal timelines: Write ADC_JSQR, JSQR queue, ADC J context, and ADC state. The Write ADC_JSQR line shows three pulses labeled P1, P2, and P3. The JSQR queue starts as EMPTY, then contains P1, then P1,P2, then P2, and finally P2,P3 and P3. The ADC J context starts as EMPTY, then contains P1, then P2, and finally P3. The ADC state starts as RDY, then shows Conversion1, Conversion2, and Conversion3, then returns to RDY, then shows Conversion1, and finally returns to RDY. Vertical dashed lines connect the pulses on the Write ADC_JSQR line to the corresponding changes in the other timelines. The diagram is labeled MS30536V4 in the bottom right corner.
  1. Parameters:
    P1: sequence of 3 conversions, hardware trigger 1
    P2: sequence of 1 conversion, hardware trigger 1
    P3: sequence of 4 conversions, hardware trigger 1

Figure 239. Example of ADC_JSQR queue of context (trigger change)

Timing diagram for Figure 239 showing the behavior of the ADC_JSQR queue when the trigger context changes. The diagram shows five horizontal timelines: Write ADC_JSQR, ADC_JSQR queue, Trigger 1, Trigger 2, and ADC J context. The Write ADC_JSQR line shows three pulses labeled P1, P2, and P3. The ADC_JSQR queue starts as EMPTY, then contains P1, then P1,P2, then P2, then P2,P3, and finally P3. The Trigger 1 line shows a pulse when P1 is written. The Trigger 2 line shows a pulse when P2 is written. The ADC J context starts as EMPTY, then contains P1, then P2, and finally P3. The ADC state starts as RDY, then shows Conversion1 and Conversion2, then returns to RDY, then shows Conversion1, and finally returns to RDY. Vertical dashed lines connect the pulses on the Write ADC_JSQR line to the corresponding changes in the other timelines. The diagram is labeled MS30537V4 in the bottom right corner.
Timing diagram for Figure 239 showing the behavior of the ADC_JSQR queue when the trigger context changes. The diagram shows five horizontal timelines: Write ADC_JSQR, ADC_JSQR queue, Trigger 1, Trigger 2, and ADC J context. The Write ADC_JSQR line shows three pulses labeled P1, P2, and P3. The ADC_JSQR queue starts as EMPTY, then contains P1, then P1,P2, then P2, then P2,P3, and finally P3. The Trigger 1 line shows a pulse when P1 is written. The Trigger 2 line shows a pulse when P2 is written. The ADC J context starts as EMPTY, then contains P1, then P2, and finally P3. The ADC state starts as RDY, then shows Conversion1 and Conversion2, then returns to RDY, then shows Conversion1, and finally returns to RDY. Vertical dashed lines connect the pulses on the Write ADC_JSQR line to the corresponding changes in the other timelines. The diagram is labeled MS30537V4 in the bottom right corner.
  1. Parameters:
    P1: sequence of 2 conversions, hardware trigger 1
    P2: sequence of 1 conversion, hardware trigger 2
    P3: sequence of 4 conversions, hardware trigger 1

Queue of context: Behavior when a queue overflow occurs

The Figure 240 and Figure 241 show the behavior of the context Queue if an overflow occurs before or during a conversion.

Figure 240. Example of ADC_JSQR queue of context with overflow before conversion

Timing diagram for Figure 240 showing ADC context queue overflow before conversion. It tracks signals like Write ADC_JSQR, ADC_JSQR queue, JQOVF, Trigger 1, Trigger 2, ADC J context, ADC state, and JEOS over time. It shows P1, P2, and P4 being added to the queue, while P3 is ignored due to overflow. Conversion1 and Conversion2 occur while P2 is in the queue.

The diagram illustrates the state of the ADC context queue and associated signals. The 'Write ADC_JSQR' signal is used to add parameters P1, P2, P3, and P4 to the queue. The 'ADC_JSQR queue' shows the sequence of parameters: initially EMPTY, then P1, then P1 and P2, then an overflow occurs when P3 is attempted (ignored), and finally P2 and P4 are added. The 'JQOVF' flag is set when the overflow occurs and is cleared by software. 'Trigger 1' and 'Trigger 2' are hardware triggers. The 'ADC J context' is returned by reading 'ADC_JSQR'. The 'ADC state' shows the sequence: RDY, Conversion1, Conversion2, RDY, Conversion1. The 'JEOS' flag is set when the conversion sequence ends.

Timing diagram for Figure 240 showing ADC context queue overflow before conversion. It tracks signals like Write ADC_JSQR, ADC_JSQR queue, JQOVF, Trigger 1, Trigger 2, ADC J context, ADC state, and JEOS over time. It shows P1, P2, and P4 being added to the queue, while P3 is ignored due to overflow. Conversion1 and Conversion2 occur while P2 is in the queue.
  1. Parameters:
    P1: sequence of 2 conversions, hardware trigger 1
    P2: sequence of 1 conversion, hardware trigger 2
    P3: sequence of 3 conversions, hardware trigger 1
    P4: sequence of 4 conversions, hardware trigger 1

Figure 241. Example of ADC_JSQR queue of context with overflow during conversion

Timing diagram for Figure 241 showing ADC context queue overflow during conversion. Similar to Figure 240, but the overflow occurs while Conversion1 is still active. Conversion1 and Conversion2 occur while P2 is in the queue.

This diagram is similar to Figure 240 but shows an overflow occurring while a conversion is in progress. The 'ADC state' shows Conversion1 active when P3 is attempted and ignored due to overflow. The 'JQOVF' flag is set and cleared by software. The 'JEOS' flag is set when the conversion sequence ends.

Timing diagram for Figure 241 showing ADC context queue overflow during conversion. Similar to Figure 240, but the overflow occurs while Conversion1 is still active. Conversion1 and Conversion2 occur while P2 is in the queue.
  1. Parameters:
    P1: sequence of 2 conversions, hardware trigger 1
    P2: sequence of 1 conversion, hardware trigger 2
    P3: sequence of 3 conversions, hardware trigger 1
    P4: sequence of 4 conversions, hardware trigger 1

It is recommended to manage the queue overflows as described below:

Queue of context: Behavior when the queue becomes empty

Figure 242 and Figure 243 show the behavior of the context Queue when the Queue becomes empty in both cases JQM = 0 or 1.

Figure 242. Example of ADC_JSQR queue of context with empty queue (case JQM = 0)

Timing diagram showing the behavior of the ADC context queue when JQM = 0. The diagram illustrates the sequence of events for writing contexts (P1, P2, P3) into the ADC_JSQR register, the state of the queue, the active context, and the ADC state over time. When P3 is written, the queue contains P1 and P2. Because JQM=0, the queue is not empty and maintains P2 until it is consumed. P3 is then added to the queue. The ADC state transitions between RDY and Conversion1 based on the active context and trigger events.

The diagram shows the following signal transitions and states:

MS30540V5

Timing diagram showing the behavior of the ADC context queue when JQM = 0. The diagram illustrates the sequence of events for writing contexts (P1, P2, P3) into the ADC_JSQR register, the state of the queue, the active context, and the ADC state over time. When P3 is written, the queue contains P1 and P2. Because JQM=0, the queue is not empty and maintains P2 until it is consumed. P3 is then added to the queue. The ADC state transitions between RDY and Conversion1 based on the active context and trigger events.
  1. 1. Parameters:
    P1: sequence of 1 conversion, hardware trigger 1
    P2: sequence of 1 conversion, hardware trigger 1
    P3: sequence of 1 conversion, hardware trigger 1

Note: When writing P3, the context changes immediately. However, because of internal resynchronization, there is a latency and if a trigger occurs just after or before writing P3, it can happen that the conversion is launched considering the context P2. To avoid this situation, the user must ensure that there is no ADC trigger happening when writing a new context that applies immediately.

Figure 243. Example of ADC_JSQR queue of context with empty queue (JQM = 1)

Timing diagram for Figure 243 showing ADC_JSQR queue behavior with JQM=1. It includes signals for Write ADC_JSQR, ADC_JSQR queue, Trigger 1, ADC J context, and ADC state over time. The queue becomes empty and triggers are ignored because JQM=1.

The diagram illustrates the behavior of the ADC context queue when JQM=1. The 'Write ADC_JSQR' signal shows three pulses for sequences P1, P2, and P3. The 'ADC_JSQR queue' starts as 'EMPTY', becomes 'P1', then 'P1,P2', then 'P2', then 'EMPTY', then 'P3', and finally 'EMPTY'. The 'Trigger 1' signal has two rising edges: the first occurs while the queue contains 'P1,P2' and is ignored; the second occurs while the queue is 'EMPTY' and is also ignored. The 'ADC J context (returned by reading ADC_JSQR)' shows 'EMPTY', 'P1', 'P2', 'EMPTY (0x00)', 'P3', and 'EMPTY'. The 'ADC state' shows 'RDY', 'Conversion1', 'RDY', 'Conversion', 'RDY', 'Conversion1', and 'RDY'.

Timing diagram for Figure 243 showing ADC_JSQR queue behavior with JQM=1. It includes signals for Write ADC_JSQR, ADC_JSQR queue, Trigger 1, ADC J context, and ADC state over time. The queue becomes empty and triggers are ignored because JQM=1.
  1. 1. Parameters:
    P1: sequence of 1 conversion, hardware trigger 1
    P2: sequence of 1 conversion, hardware trigger 1
    P3: sequence of 1 conversion, hardware trigger 1

Flushing the queue of context

The figures below show the behavior of the context Queue in various situations when the queue is flushed.

Figure 244. Flushing ADC_JSQR queue of context by setting JADSTP = 1 (JQM = 0) - JADSTP occurs during an ongoing conversion.

Timing diagram for Figure 244 showing ADC context queue flushing when JADSTP=1 during an ongoing conversion. It includes signals for Write ADC_JSQR, ADC_JSQR queue, JADSTP, JADSTART, Trigger 1, ADC J context, and ADC state. The queue is flushed and maintains the last active context (P2 is lost).

The diagram illustrates the behavior of the ADC context queue when JADSTP=1 during an ongoing conversion. The 'Write ADC_JSQR' signal shows three pulses for sequences P1, P2, and P3. The 'ADC_JSQR queue' starts as 'EMPTY', becomes 'P1', then 'P1, P2', then 'P1' (after P2 is lost), and finally 'P3'. The 'JADSTP' signal is set by software (S/W) and reset by hardware (H/W). The 'JADSTART' signal is reset by hardware (H/W) and set by software (S/W). The 'Trigger 1' signal has two rising edges: the first occurs while the queue contains 'P1' and is ignored; the second occurs while the queue is 'P3' and is also ignored. The 'ADC J context (returned by reading ADC_JSQR)' shows 'EMPTY', 'P1', and 'P3'. The 'ADC state' shows 'RDY', 'Conv1 (Aborted)', 'STP', 'RDY', 'Conversion1', and 'RDY'.

Timing diagram for Figure 244 showing ADC context queue flushing when JADSTP=1 during an ongoing conversion. It includes signals for Write ADC_JSQR, ADC_JSQR queue, JADSTP, JADSTART, Trigger 1, ADC J context, and ADC state. The queue is flushed and maintains the last active context (P2 is lost).
  1. 1. Parameters:
    P1: sequence of 1 conversion, hardware trigger 1
    P2: sequence of 1 conversion, hardware trigger 1
    P3: sequence of 1 conversion, hardware trigger 1

Figure 245. Flushing ADC_JSQR queue of context by setting JADSTP = 1 (JQM = 0) - JADSTP occurs during an ongoing conversion and a new trigger occurs

Timing diagram for Figure 245 showing the flushing of the ADC_JSQR queue when JADSTP is set during an ongoing conversion.

This timing diagram illustrates the behavior of the ADC when the JADSTP bit is set during an ongoing conversion. The diagram includes the following signals and states:

A note indicates: "Queue is flushed and maintains the last active context (P2 is lost)". The diagram is labeled MS30543V2.

Timing diagram for Figure 245 showing the flushing of the ADC_JSQR queue when JADSTP is set during an ongoing conversion.
  1. Parameters:
    P1: sequence of 1 conversion, hardware trigger 1
    P2: sequence of 1 conversion, hardware trigger 1
    P3: sequence of 1 conversion, hardware trigger 1

Figure 246. Flushing ADC_JSQR queue of context by setting JADSTP = 1 (JQM = 0) - JADSTP occurs outside an ongoing conversion

Timing diagram for Figure 246 showing the flushing of the ADC_JSQR queue when JADSTP is set outside an ongoing conversion.

This timing diagram illustrates the behavior of the ADC when the JADSTP bit is set outside an ongoing conversion. The diagram includes the following signals and states:

A note indicates: "Queue is flushed and maintains the last active context (P2 is lost)". The diagram is labeled MS30544V3.

Timing diagram for Figure 246 showing the flushing of the ADC_JSQR queue when JADSTP is set outside an ongoing conversion.
  1. Parameters:
    P1: sequence of 1 conversion, hardware trigger 1
    P2: sequence of 1 conversion, hardware trigger 1
    P3: sequence of 1 conversion, hardware trigger 1

Figure 247. Flushing ADC_JSQR queue of context by setting JADSTP = 1 (JQM = 1)

Timing diagram for Figure 247 showing the flushing of the ADC_JSQR queue when JADSTP = 1. The diagram illustrates the state of the ADC_JSQR queue, JADSTP, JADSTART, Trigger 1, ADC J context, and ADC state over time. When JADSTP is set to 1, the queue is flushed and becomes empty, and the last active context (P2) is lost. The ADC state transitions from RDY to CONV1 (Aborted) and back to RDY.

The diagram shows the following signal transitions and states:

MS30545V2

Timing diagram for Figure 247 showing the flushing of the ADC_JSQR queue when JADSTP = 1. The diagram illustrates the state of the ADC_JSQR queue, JADSTP, JADSTART, Trigger 1, ADC J context, and ADC state over time. When JADSTP is set to 1, the queue is flushed and becomes empty, and the last active context (P2) is lost. The ADC state transitions from RDY to CONV1 (Aborted) and back to RDY.
  1. 1. Parameters:
    P1: sequence of 1 conversion, hardware trigger 1
    P2: sequence of 1 conversion, hardware trigger 1
    P3: sequence of 1 conversion, hardware trigger 1

Figure 248. Flushing ADC_JSQR queue of context by setting ADDIS = 1 (JQM = 0)

Timing diagram for Figure 248 showing the flushing of the ADC_JSQR queue when ADDIS = 1. The diagram illustrates the state of the ADC_JSQR queue, ADDIS, ADC J context, and ADC state over time. When ADDIS is set to 1, the queue is flushed and maintains the last active context (P2 which was not consumed is lost). The ADC state transitions from RDY to REQ-OFF and then to OFF.

The diagram shows the following signal transitions and states:

MS30546V2

Timing diagram for Figure 248 showing the flushing of the ADC_JSQR queue when ADDIS = 1. The diagram illustrates the state of the ADC_JSQR queue, ADDIS, ADC J context, and ADC state over time. When ADDIS is set to 1, the queue is flushed and maintains the last active context (P2 which was not consumed is lost). The ADC state transitions from RDY to REQ-OFF and then to OFF.
  1. 1. Parameters:
    P1: sequence of 1 conversion, hardware trigger 1
    P2: sequence of 1 conversion, hardware trigger 1
    P3: sequence of 1 conversion, hardware trigger 1

Figure 249. Flushing ADC_JSQR queue of context by setting ADDIS = 1 (JQM = 1)

Timing diagram showing the effect of setting ADDIS=1 on the ADC_JSQR queue. The diagram illustrates four signals over time: ADC_JSQR queue, ADDIS, ADC J context, and ADC state. When ADDIS is set by software, the queue becomes empty, the J context is reset to 0x00, and the ADC state changes from READY to REQUEST-OFF and then to OFF. The ADDIS bit is reset by hardware.

The diagram illustrates the timing of flushing the ADC_JSQR queue. It shows four horizontal timelines:

A note above the diagram states: "Queue is flushed and becomes empty (ADC_JSQR is read as 0x00)". The diagram is labeled with "MS30547V4" in the bottom right corner.

Timing diagram showing the effect of setting ADDIS=1 on the ADC_JSQR queue. The diagram illustrates four signals over time: ADC_JSQR queue, ADDIS, ADC J context, and ADC state. When ADDIS is set by software, the queue becomes empty, the J context is reset to 0x00, and the ADC state changes from READY to REQUEST-OFF and then to OFF. The ADDIS bit is reset by hardware.
  1. 1. Parameters:
    P1: sequence of 1 conversion, hardware trigger 1
    P2: sequence of 1 conversion, hardware trigger 1
    P3: sequence of 1 conversion, hardware trigger 1

Queue of context: Starting the ADC with an empty queue

The following procedure must be followed to start ADC operation with an empty queue, in case the first context is not known at the time the ADC is initialized. This procedure is only applicable when JQM bit is reset:

  1. 5. Write a dummy ADC_JSQR with JEXTEN not equal to 0 (otherwise triggering a software conversion)
  2. 6. Set JADSTART
  3. 7. Set JADSTP
  4. 8. Wait until JADSTART is reset
  5. 9. Set JADSTART.

Disabling the queue

It is possible to disable the queue by setting bit JQDIS = 1 into the ADC_CFGR register.

27.4.22 Programmable resolution (RES) - fast conversion mode

It is possible to perform faster conversion by reducing the ADC resolution.

The resolution can be configured to be either 12, 10, 8, or 6 bits by programming the control bits RES[1:0]. Figure 254 , Figure 255 , Figure 256 and Figure 257 show the conversion result format with respect to the resolution as well as to the data alignment.

Lower resolution allows faster conversion time for applications where high-data precision is not required. It reduces the conversion time spent by the successive approximation steps according to Table 232 .

Table 232. \( T_{SAR} \) timings depending on resolution
RES (bits)\( T_{SAR} \) (ADC clock cycles)\( T_{SAR} \) (ns) at \( F_{ADC} = 30 \) MHz\( T_{CONV} \) (ADC clock cycles) (with Sampling Time = 2.5 ADC clock cycles)\( T_{CONV} \) (ns) at \( F_{ADC} = 30 \) MHz
1212.5 ADC clock cycles416.67 ns15 ADC clock cycles500.0 ns
1010.5 ADC clock cycles350.0 ns13 ADC clock cycles433.33 ns
88.5 ADC clock cycles283.33 ns11 ADC clock cycles366.67 ns
66.5 ADC clock cycles216.67 ns9 ADC clock cycles300.0 ns

27.4.23 End of conversion, end of sampling phase (EOC, JEOC, EOSMP)

The ADC notifies the application for each end of regular conversion (EOC) event and each injected conversion (JEOC) event.

The ADC sets the EOC flag as soon as a new regular conversion data is available in the ADC_DR register. An interrupt can be generated if bit EOCIE is set. EOC flag is cleared by the software either by writing 1 to it or by reading ADC_DR.

The ADC sets the JEOC flag as soon as a new injected conversion data is available in one of the ADC_JDRy register. An interrupt can be generated if bit JEOCIE is set. JEOC flag is cleared by the software either by writing 1 to it or by reading the corresponding ADC_JDRy register.

The ADC also notifies the end of Sampling phase by setting the status bit EOSMP (for regular conversions only). EOSMP flag is cleared by software by writing 1 to it. An interrupt can be generated if bit EOSMPIE is set.

27.4.24 End of conversion sequence (EOS, JEOS)

The ADC notifies the application for each end of regular sequence (EOS) and for each end of injected sequence (JEOS) event.

The ADC sets the EOS flag as soon as the last data of the regular conversion sequence is available in the ADC_DR register. An interrupt can be generated if bit EOSIE is set. EOS flag is cleared by the software either by writing 1 to it.

The ADC sets the JEOS flag as soon as the last data of the injected conversion sequence is complete. An interrupt can be generated if bit JEOSIE is set. JEOS flag is cleared by the software either by writing 1 to it.

27.4.25 Timing diagrams example (single/continuous modes, hardware/software triggers)

Figure 250. Single conversions of a sequence, software trigger

Timing diagram for single conversions of a sequence with software trigger. It shows the relationship between ADSTART, EOC, EOS, ADC state, and ADC_DR signals over time. The diagram illustrates two sequences of conversions triggered by software (SW) and hardware (HW) signals. The ADC state transitions from READY to CH1, CH9, CH10, CH17, and back to READY. The ADC_DR register contains the conversion results D1, D9, D10, and D17. The EOC signal pulses for each conversion, and the EOS signal pulses at the end of each sequence. The ADSTART signal is high during the conversion sequences.

MS30549V1

Timing diagram for single conversions of a sequence with software trigger. It shows the relationship between ADSTART, EOC, EOS, ADC state, and ADC_DR signals over time. The diagram illustrates two sequences of conversions triggered by software (SW) and hardware (HW) signals. The ADC state transitions from READY to CH1, CH9, CH10, CH17, and back to READY. The ADC_DR register contains the conversion results D1, D9, D10, and D17. The EOC signal pulses for each conversion, and the EOS signal pulses at the end of each sequence. The ADSTART signal is high during the conversion sequences.
  1. 1. EXTEN = 0x0, CONT = 0
  2. 2. Channels selected = 1,9, 10, 17; AUTDLY = 0.

Figure 251. Continuous conversion of a sequence, software trigger

Timing diagram for continuous conversion of a sequence with software trigger. It shows the relationship between ADCSTART, EOC, EOS, ADSTP, ADC state, and ADC_DR signals over time. The diagram illustrates a continuous conversion sequence triggered by software (SW) and hardware (HW) signals. The ADC state transitions from READY to CH1, CH9, CH10, CH17, CH1, CH9, CH10, STP, READY, CH1, CH9, and back to READY. The ADC_DR register contains the conversion results D1, D9, D10, D17, D1, D9, and D1. The EOC signal pulses for each conversion, and the EOS signal pulses at the end of the sequence. The ADSTART signal is high during the conversion sequences. The ADSTP signal is high during the continuous conversion mode.

MS30550V1

Timing diagram for continuous conversion of a sequence with software trigger. It shows the relationship between ADCSTART, EOC, EOS, ADSTP, ADC state, and ADC_DR signals over time. The diagram illustrates a continuous conversion sequence triggered by software (SW) and hardware (HW) signals. The ADC state transitions from READY to CH1, CH9, CH10, CH17, CH1, CH9, CH10, STP, READY, CH1, CH9, and back to READY. The ADC_DR register contains the conversion results D1, D9, D10, D17, D1, D9, and D1. The EOC signal pulses for each conversion, and the EOS signal pulses at the end of the sequence. The ADSTART signal is high during the conversion sequences. The ADSTP signal is high during the continuous conversion mode.
  1. 1. EXTEN = 0x0, CONT = 1
  2. 2. Channels selected = 1,9, 10, 17; AUTDLY = 0.

Figure 252. Single conversions of a sequence, hardware trigger

Timing diagram for single conversions of a sequence with hardware trigger. It shows signals ADSTART, EOC, EOS, TRGX(1), ADC state(2), and ADC_DR over time. ADSTART is a single pulse. EOC pulses for each conversion. EOS goes high after the last conversion and low when the sequence restarts. TRGX(1) is a periodic trigger signal. ADC state shows a sequence of RDY, CH1, CH2, CH3, CH4, READ, CH1, CH2, CH3, CH4, RDY. ADC_DR shows data D1, D2, D3, D4 being output. Legend: by s/w (software), by h/w (hardware), triggered, ignored, Indicative timings. MS31013V2
Timing diagram for single conversions of a sequence with hardware trigger. It shows signals ADSTART, EOC, EOS, TRGX(1), ADC state(2), and ADC_DR over time. ADSTART is a single pulse. EOC pulses for each conversion. EOS goes high after the last conversion and low when the sequence restarts. TRGX(1) is a periodic trigger signal. ADC state shows a sequence of RDY, CH1, CH2, CH3, CH4, READ, CH1, CH2, CH3, CH4, RDY. ADC_DR shows data D1, D2, D3, D4 being output. Legend: by s/w (software), by h/w (hardware), triggered, ignored, Indicative timings. MS31013V2
  1. 1. TRGX (1) (over-frequency) is selected as trigger source, EXTEN = 01, CONT = 0
  2. 2. Channels selected = 1, 2, 3, 4; AUTDLY = 0.

Figure 253. Continuous conversions of a sequence, hardware trigger

Timing diagram for continuous conversions of a sequence with hardware trigger. It shows signals ADSTART, EOC, EOS, ADSTP, TRGX(1), ADC(2), and ADC_DR over time. ADSTART is a pulse that starts the continuous sequence. EOC pulses for each conversion. EOS goes high when the sequence stops and low when it starts. ADSTP is a pulse that stops the sequence. TRGX(1) is a periodic trigger signal. ADC state shows a sequence of RDY, CH1, CH2, CH3, CH4, CH1, CH2, CH3, CH4, CH1, STOP, RDY. ADC_DR shows data D1, D2, D3, D4 being output. Legend: by s/w (software), by h/w (hardware), triggered, ignored, Not in scale timings. MS31014V2
Timing diagram for continuous conversions of a sequence with hardware trigger. It shows signals ADSTART, EOC, EOS, ADSTP, TRGX(1), ADC(2), and ADC_DR over time. ADSTART is a pulse that starts the continuous sequence. EOC pulses for each conversion. EOS goes high when the sequence stops and low when it starts. ADSTP is a pulse that stops the sequence. TRGX(1) is a periodic trigger signal. ADC state shows a sequence of RDY, CH1, CH2, CH3, CH4, CH1, CH2, CH3, CH4, CH1, STOP, RDY. ADC_DR shows data D1, D2, D3, D4 being output. Legend: by s/w (software), by h/w (hardware), triggered, ignored, Not in scale timings. MS31014V2
  1. 1. TRGX is selected as trigger source, EXTEN = 10, CONT = 1
  2. 2. Channels selected = 1, 2, 3, 4; AUTDLY = 0.

27.4.26 Data management

Data register, data alignment and offset (ADC_DR, OFFSET, OFFSET_CH, ALIGN)

Data and alignment

At the end of each regular conversion channel (when EOC event occurs), the result of the converted data is stored into the ADC_DR data register which is 16 bits wide.

At the end of each injected conversion channel (when JEOC event occurs), the result of the converted data is stored into the corresponding ADC_JDRy data register which is 16 bits wide.

The ALIGN bit in the ADC_CFGR register selects the alignment of the data stored after conversion. Data can be right- or left-aligned as shown in Figure 254 , Figure 255 , Figure 256 and Figure 257 .

Special case: when left-aligned, the data are aligned on a half-word basis except when the resolution is set to 6-bit. In that case, the data are aligned on a byte basis as shown in Figure 256 and Figure 257 .

Note: Left-alignment is not supported in oversampling mode. When ROVSE and/or JOVSE bit is set, the ALIGN bit value is ignored and the ADC only provides right-aligned data.

Offset

An offset y (y = 1,2,3,4) can be applied to a channel by setting the bit OFFSET_EN = 1 into ADC_OFRy register. The channel to which the offset is to be applied is programmed into the bits OFFSET_CH[4:0] of ADC_OFRy register. In this case, the converted value is decreased by the user-defined offset written in the bits OFFSET[11:0]. The result may be a negative value so the read data is signed and the SEXT bit represents the extended sign value.

Note: Offset correction is not supported in oversampling mode. When ROVSE and/or JOVSE bit is set, the value of the OFFSET_EN bit in ADC_OFRy register is ignored (considered as reset).

Table 235 describes how the comparison is performed for all the possible resolutions for analog watchdog 1.

Table 233. Offset computation versus data resolution

Resolution
(bits
RES[1:0])
Subtraction between raw
converted data and offset
ResultComments
Raw
converted
Data, left
aligned
Offset
00: 12-bitDATA[11:0]OFFSET[11:0]Signed
12-bit data
-
01: 10-bitDATA[11:2],00OFFSET[11:0]Signed
10-bit data
The user must configure OFFSET[1:0] to "00"

Table 233. Offset computation versus data resolution (continued)

Resolution
(bits
RES[1:0])
Subtraction between raw
converted data and offset
ResultComments
Raw
converted
Data, left
aligned
Offset
10: 8-bitDATA[11:4],00
00
OFFSET[11:0]Signed
8-bit data
The user must configure OFFSET[3:0]
to “0000”
11: 6-bitDATA[11:6],00
0000
OFFSET[11:0]Signed
6-bit data
The user must configure OFFSET[5:0]
to “000000”

When reading data from ADC_DR (regular channel) or from ADC_JDRy (injected channel, y = 1,2,3,4) corresponding to the channel “i”:

Figure 254, Figure 255, Figure 256 and Figure 257 show alignments for signed and unsigned data.

Figure 254. Right alignment (offset disabled, unsigned value)

Diagram showing right alignment for 12-bit, 10-bit, 8-bit, and 6-bit data. Each section shows a 16-bit register layout with bits 15 to 0. The data bits (D11-D0) are right-aligned in the lower bits of the register, with the upper bits filled with zeros. Bit 7 is marked as the midpoint between bit 15 and bit 0.

12-bit data
bit15 bit7 bit0
0 0 0 0 D11 D10 D9 D8 D7 D6 D5 D4 D3 D2 D1 D0

10-bit data
bit15 bit7 bit0
0 0 0 0 0 0 D9 D8 D7 D6 D5 D4 D3 D2 D1 D0

8-bit data
bit15 bit7 bit0
0 0 0 0 0 0 0 0 D7 D6 D5 D4 D3 D2 D1 D0

6-bit data
bit15 bit7 bit0
0 0 0 0 0 0 0 0 0 0 D5 D4 D3 D2 D1 D0

MS31015V1

Diagram showing right alignment for 12-bit, 10-bit, 8-bit, and 6-bit data. Each section shows a 16-bit register layout with bits 15 to 0. The data bits (D11-D0) are right-aligned in the lower bits of the register, with the upper bits filled with zeros. Bit 7 is marked as the midpoint between bit 15 and bit 0.

Figure 255. Right alignment (offset enabled, signed value)

Diagram showing right alignment for 12-bit, 10-bit, 8-bit, and 6-bit data. Each section shows a 16-bit register layout with sign extension (SEXT) and data bits (D11-D0) aligned to the right. Bit 15 is the sign bit, bit 7 is the middle bit, and bit 0 is the least significant bit.

12-bit data
bit15 bit7 bit0

SEXTSEXTSEXTSEXTD11D10D9D8D7D6D5D4D3D2D1D0

10-bit data
bit15 bit7 bit0

SEXTSEXTSEXTSEXTSEXTSEXTD9D8D7D6D5D4D3D2D1D0

8-bit data
bit15 bit7 bit0

SEXTSEXTSEXTSEXTSEXTSEXTSEXTSEXTD7D6D5D4D3D2D1D0

6-bit data
bit15 bit7 bit0

SEXTSEXTSEXTSEXTSEXTSEXTSEXTSEXTSEXTSEXTD5D4D3D2D1D0

MS31016V1

Diagram showing right alignment for 12-bit, 10-bit, 8-bit, and 6-bit data. Each section shows a 16-bit register layout with sign extension (SEXT) and data bits (D11-D0) aligned to the right. Bit 15 is the sign bit, bit 7 is the middle bit, and bit 0 is the least significant bit.

Figure 256. Left alignment (offset disabled, unsigned value)

Diagram showing left alignment for 12-bit, 10-bit, 8-bit, and 6-bit data. Each section shows a 16-bit register layout with data bits (D11-D0) aligned to the left and the lower bits filled with zeros. Bit 15 is the most significant bit, bit 7 is the middle bit, and bit 0 is the least significant bit.

12-bit data
bit15 bit7 bit0

D11D10D9D8D7D6D5D4D3D2D1D00000

10-bit data
bit15 bit7 bit0

D9D8D7D6D5D4D3D2D1D0000000

8-bit data
bit15 bit7 bit0

D7D6D5D4D3D2D1D000000000

6-bit data
bit15 bit7 bit0

00000000D5D4D3D2D1D000

MS31017V1

Diagram showing left alignment for 12-bit, 10-bit, 8-bit, and 6-bit data. Each section shows a 16-bit register layout with data bits (D11-D0) aligned to the left and the lower bits filled with zeros. Bit 15 is the most significant bit, bit 7 is the middle bit, and bit 0 is the least significant bit.

Figure 257. Left alignment (offset enabled, signed value)

Diagram showing data alignment for 12-bit, 10-bit, 8-bit, and 6-bit data with offset enabled. It shows how the data bits (D15 to D0) are shifted and sign-extended (SEXT) within a 16-bit register for different resolution modes.

The diagram illustrates the internal data representation in a 16-bit register for different ADC resolution modes when left alignment and offset are enabled. The register bits are labeled from bit15 (SEXT) to bit0.

Diagram showing data alignment for 12-bit, 10-bit, 8-bit, and 6-bit data with offset enabled. It shows how the data bits (D15 to D0) are shifted and sign-extended (SEXT) within a 16-bit register for different resolution modes.

MS31018V1

Offset compensation

When SATEN bit is set in ADC_OFRy register during offset operation, data are unsigned. All the offset data saturate at 0x000 (in 12-bit mode). When OFFSETPOS bit is set, the offset direction is positive and the data saturate at 0xFFF (in 12-bit mode). In 8-bit mode, data saturate at 0x00 and 0xFF, respectively.

The analog watchdog comparison is performed before the offset compensation.

ADC overrun (OVR, OVRMOD)

The overrun flag (OVR) notifies when the regular converted data has not been read (by the CPU or the DMA) before ADC_DR FIFO (three stages) is overflowed.

The OVR flag is set when a new conversion completes while ADC_CR register FIFO was full. An interrupt is generated if OVRRIE bit is set to 1.

When an overrun condition occurs, the ADC is still operating and can continue converting unless the software decides to stop and reset the sequence by setting ADSTP to 1. Since ADC_DR FIFO features three stages, up to three data are stored in the FIFO.

OVR flag is cleared by software by writing 1 to it.

It is possible to configure if data is preserved or overwritten when an overrun event occurs by programming the control bit OVRMOD:

is cleared by reading ADC_DR register. However, the FIFO can still contain previously converted data.

Figure 258. Example of overrun (OVRMOD = 0)

Timing diagram Figure 258 showing an overrun condition in an ADC when OVRMOD = 0. The diagram tracks signals ADSTART, EOC, OVR, ADSTP, TRGx, ADC state, ADC_DR read access, ADC_DR, and ADC_DR (FIFO_DATA) across a sequence of channel conversions (CH1 to CH8). rising edge arrow rising edge arrow rising edge arrow

The timing diagram illustrates an overrun scenario in an ADC. The signals shown are:

Legend:

by s/w    by h/w    triggered

Indicative timings

MSv65305V1

Timing diagram Figure 258 showing an overrun condition in an ADC when OVRMOD = 0. The diagram tracks signals ADSTART, EOC, OVR, ADSTP, TRGx, ADC state, ADC_DR read access, ADC_DR, and ADC_DR (FIFO_DATA) across a sequence of channel conversions (CH1 to CH8). rising edge arrow rising edge arrow rising edge arrow

Figure 259. Example of overrun (OVRMOD = 1)

Timing diagram showing ADC signals (ADSTART, EOC, EOS, OVR, ADSTP, TRGx), ADC state (RDY, CH1-CH7, STOP), and ADC_DR read access. It illustrates an overrun condition where a new conversion starts before the previous one is read. Legend: by s/w (software), by h/w (hardware), triggered.

The diagram shows the timing of an ADC sequence with an overrun.
ADSTART: Software (s/w) starts the sequence.
TRGx: Hardware (h/w) triggers the sequence.
ADC state: RDY → CH1 → CH2 → CH3 → CH4 → CH5 → CH6 → CH7 → STOP → RDY.
ADC_DR read access: Data is read for CH1 (D1), CH2 (D2), CH3 (D3), CH4 (D4). At CH5, an 'Overrun' occurs because the previous data (D4) is not read before the new conversion (CH5) completes. Subsequent data D5 and D6 are also shown.
EOC (End of Conversion): Pulses at the end of each channel conversion.
EOS (End of Sequence): Pulses at the end of the entire sequence.
OVR (Overrun): Goes high when an overrun occurs (at CH5).
ADSTP: Software (s/w) stops the sequence.
Legend: by s/w (software), by h/w (hardware), triggered.

Timing diagram showing ADC signals (ADSTART, EOC, EOS, OVR, ADSTP, TRGx), ADC state (RDY, CH1-CH7, STOP), and ADC_DR read access. It illustrates an overrun condition where a new conversion starts before the previous one is read. Legend: by s/w (software), by h/w (hardware), triggered.

MSv31019V2

Note: There is no overrun detection on the injected channels since there is a dedicated data register for each of the four injected channels.

Managing a sequence of conversions without using the DMA

If the conversions are slow enough, the conversion sequence can be handled by the software. In this case the software must use the EOC flag and its associated interrupt to handle each data. Each time a conversion is complete, EOC is set and the ADC_DR register can be read. OVRMOD must be configured to 0 to manage overrun events or FIFO overflow as an error.

Managing conversions without using the DMA and without overrun

It may be useful to let the ADC convert one or more channels without reading the data each time (if there is an analog watchdog for instance). In this case, the OVRMOD bit must be configured to 1 and OVR flag should be ignored by the software. An overrun event does not prevent the ADC from continuing to convert and the ADC_DR register always contains the latest conversion.

Managing conversions using the DMA

Since converted channel values are stored into a unique data register, it is useful to use DMA for conversion of more than one channel. This avoids the loss of the data already stored in the ADC_DR register.

When the DMA mode is enabled (DMAEN bit set to 1 in the ADC_CFGR register in single ADC mode or MDMA different from 0b00 in dual ADC mode), a DMA request is generated after each conversion of a channel. This allows the transfer of the converted data from the ADC_DR register to the destination location selected by the software.

Despite this, if an overrun occurs (OVR = 1) because the DMA could not serve the DMA transfer request in time, the ADC stops generating DMA requests and the data corresponding to the new conversion is not transferred by the DMA. Which means that all the data transferred to the RAM can be considered as valid.

Depending on the configuration of OVRMOD bit, the data is either preserved or overwritten (refer to Section : ADC overrun (OVR, OVRMOD) ).

The DMA transfer requests are blocked until the software clears the OVR bit.

Two different DMA modes are proposed depending on the application use and are configured with bit DMACFG of the ADC_CFGR register in single ADC mode, or with bit DMACFG of the ADC_CCR register in dual ADC mode:

DMA one shot mode (DMACFG = 0)

In this mode, the ADC generates a DMA transfer request each time a new conversion data is available and stops generating DMA requests once the DMA has reached the last DMA transfer (when a transfer complete interrupt occurs - refer to DMA section) even if a conversion has been started again.

When the DMA transfer is complete (all the transfers configured in the DMA controller have been done):

DMA circular mode (DMACFG = 1)

In this mode, the ADC generates a DMA transfer request each time a new conversion data is available in the data register, even if the DMA has reached the last DMA transfer. This allows configuring the DMA in circular mode to handle a continuous analog input data stream.

27.4.27 Managing conversions using the ADF

The ADC conversion results can be transferred directly to the audio digital filter (ADF).

In this case, the ADFCFG bit must be set to 1 and DMAEN bit must be cleared to 0.

The ADC transfers all the 16 bits of the regular data register to the ADF and resets the EOC flag once the transfer is complete.

The data format must be 16-bit signed:

ADC_DR[15:12] = sign extended
ADC_DR[11] = sign
ADC_DR[11:0] = data

To obtain 16-bit signed format in 12-bit ADC mode, the software needs to configure the OFFSET[11:0] to 0x800 after having set OFFSET_EN to 1.

Only right aligned data format is available for the ADF interface (see Figure 255: Right alignment (offset enabled, signed value) ).

27.4.28 Dynamic low-power features

Auto-delayed conversion mode (AUTDLY)

The ADC implements an auto-delayed conversion mode controlled by the AUTDLY configuration bit. Auto-delayed conversions are useful to simplify the software as well as to optimize performance of an application clocked at low frequency where there would be risk of encountering an ADC overrun.

When AUTDLY = 1, a new conversion can start only if all the previous data of the same group has been treated:

This is a way to automatically adapt the speed of the ADC to the speed of the system which reads the data.

The delay is inserted after each regular conversion (whatever DISCEN = 0 or 1) and after each sequence of injected conversions (whatever JDISCEN = 0 or 1).

Note: There is no delay inserted between each conversions of the injected sequence, except after the last one.

During a conversion, a hardware trigger event (for the same group of conversions) occurring during this delay is ignored.

Note: This is not true for software triggers where it remains possible during this delay to set the bits ADSTART or JADSTART to restart a conversion: it is up to the software to read the data before launching a new conversion.

No delay is inserted between conversions of different groups (a regular conversion followed by an injected conversion or conversely):

The behavior is slightly different in auto-injected mode (JAUTO = 1) where a new regular conversion can start only when the automatic delay of the previous injected sequence of conversion has ended (when JEOS has been cleared). This is to ensure that the software can read all the data of a given sequence before starting a new sequence (see Figure 264 ).

To stop a conversion in continuous auto-injection mode combined with autodelay mode (JAUTO = 1, CONT = 1 and AUTDLY = 1), follow the following procedure:

  1. 1. Wait until JEOS = 1 (no more conversions are restarted)
  2. 2. Clear JEOS,
  3. 3. Set ADSTP = 1
  4. 4. Read the regular data.

If this procedure is not respected, a new regular sequence can restart if JEOS is cleared after ADSTP has been set.

In AUTDLY mode, a hardware regular trigger event is ignored if it occurs during an already ongoing regular sequence or during the delay that follows the last regular conversion of the sequence. It is however considered pending if it occurs after this delay, even if it occurs during an injected sequence of the delay that follows it. The conversion then starts at the end of the delay of the injected sequence.

In AUTDLY mode, a hardware injected trigger event is ignored if it occurs during an already ongoing injected sequence or during the delay that follows the last injected conversion of the sequence.

Figure 260. AUTDLY = 1, regular conversion in continuous mode, software trigger

Timing diagram for Figure 260 showing ADC signals and states over time. The diagram includes signals for ADSTART(1), EOC, EOS, ADSTP, ADC_DR read access, ADC state, and ADC_DR. The ADC state sequence is RDY, CH1, DLY, CH2, DLY, CH3, DLY, CH1, DLY, STOP, RDY. The ADC_DR sequence shows data points D1, D2, D3, and D1. Triggers are indicated by 'by SW' (software) and 'by HW' (hardware) labels. A legend indicates 'Indicative timings'.

The timing diagram illustrates the sequence of events for a software-triggered continuous conversion with autodelay (AUTDLY = 1).
1. ADSTART(1) : A pulse that initiates the conversion sequence.
2. EOC : End of Conversion signal, which pulses high when a conversion is complete.
3. EOS : End of Sequence signal, which goes high after the last conversion in the sequence (CH3) and returns low when ADSTP is set.
4. ADSTP : Stop signal, which is set high to stop the continuous mode.
5. ADC_DR read access : Pulses indicating when data is read from the data register.
6. ADC state : A sequence of states: RDY (Ready), CH1 (Conversion 1), DLY (Delay), CH2 (Conversion 2), DLY (Delay), CH3 (Conversion 3), DLY (Delay), CH1 (Conversion 1 again), DLY (Delay), STOP (Stopped), and RDY (Ready again).
7. ADC_DR : The data register, showing data points D1, D2, D3, and then D1 again.
Triggers: 'by SW' (software) for the initial start, and 'by HW' (hardware) for subsequent conversions. A legend box indicates 'Indicative timings'.

Timing diagram for Figure 260 showing ADC signals and states over time. The diagram includes signals for ADSTART(1), EOC, EOS, ADSTP, ADC_DR read access, ADC state, and ADC_DR. The ADC state sequence is RDY, CH1, DLY, CH2, DLY, CH3, DLY, CH1, DLY, STOP, RDY. The ADC_DR sequence shows data points D1, D2, D3, and D1. Triggers are indicated by 'by SW' (software) and 'by HW' (hardware) labels. A legend indicates 'Indicative timings'.

MS31020V1

  1. 1. AUTDLY = 1
  2. 2. Regular configuration: EXTEN=0x0 (SW trigger), CONT = 1, CHANNELS = 1,2,3
  3. 3. Injected configuration DISABLED

Figure 261. AUTODLY = 1, regular HW conversions interrupted by injected conversions (DISCEN = 0; JDISCEN = 0)

Timing diagram for ADC1/2 showing regular and injected conversions with AUTODLY=1. The diagram illustrates the sequence of events including triggers, ADC states (RDY, CH1, DLY, CH2, CH5, CH6, CH3), EOC/EOS signals, and data registers (ADC_DR, ADC_JDR1, ADC_JDR2).

The timing diagram illustrates the operation of the ADC when AUTODLY = 1 , with DISCEN = 0 and JDISCEN = 0 . The sequence shows regular conversions (CH1, CH2, CH3) being interrupted by injected conversions (CH5, CH6).

MS31021V2

Timing diagram for ADC1/2 showing regular and injected conversions with AUTODLY=1. The diagram illustrates the sequence of events including triggers, ADC states (RDY, CH1, DLY, CH2, CH5, CH6, CH3), EOC/EOS signals, and data registers (ADC_DR, ADC_JDR1, ADC_JDR2).
  1. 1. AUTODLY = 1
  2. 2. Regular configuration: EXTEN=0x1 (HW trigger), CONT = 0, DISCEN = 0, CHANNELS = 1, 2, 3
  3. 3. Injected configuration: JEXTEN = 0x1 (HW Trigger), JDISCEN = 0, CHANNELS = 5,6

Figure 262. AUTODLY = 1, regular HW conversions interrupted by injected conversions (DISCEN = 1, JDISCEN = 1)

Timing diagram showing regular and injected ADC conversions with delays and triggers. The diagram illustrates the sequence of events for regular conversions (CH1, CH2, CH3) and injected conversions (CH5, CH6) when DISCEN and JDISCEN are enabled. It shows states like RDY, CH1, DLY, EOC, and data registers ADC_DR, ADC_JDR1, and ADC_JDR2. A legend indicates 'by SW' (software) and 'by HW' (hardware) triggers.

The timing diagram illustrates the operation of an ADC with AUTODLY=1, DISCEN=1, and JDISCEN=1. The sequence starts with a 'Regular trigger' (HW) initiating a conversion of CH1. The ADC state transitions from RDY to CH1 (regular), then to DLY (CH1), then to RDY. A second 'Regular trigger' (HW) initiates CH2. The state goes to CH2 (regular), then DLY (CH2), then RDY. While in the DLY (CH2) state, an 'Injected trigger' (HW) initiates CH5 (injected). The state goes to CH5 (injected), then RDY. Another 'Injected trigger' (HW) initiates CH6 (injected). The state goes to CH6 (injected), then RDY. During the CH6 (injected) state, a 'Regular trigger' (HW) for CH3 is ignored because an injected sequence is ongoing. After CH6 (injected) finishes, the state goes to RDY, then CH3 (regular), then DLY (CH3), then RDY. A 'Regular trigger' (HW) for CH1 initiates another sequence: CH1 (regular), DLY (CH1), RDY, CH2 (regular). The diagram shows data values D1, D2, D3, D5, and D6 being stored in ADC_DR, ADC_JDR1, and ADC_JDR2. EOC (End of Conversion) signals are shown for regular and injected sequences. A legend at the bottom indicates 'by SW' (software) and 'by HW' (hardware) triggers.

Timing diagram showing regular and injected ADC conversions with delays and triggers. The diagram illustrates the sequence of events for regular conversions (CH1, CH2, CH3) and injected conversions (CH5, CH6) when DISCEN and JDISCEN are enabled. It shows states like RDY, CH1, DLY, EOC, and data registers ADC_DR, ADC_JDR1, and ADC_JDR2. A legend indicates 'by SW' (software) and 'by HW' (hardware) triggers.

MS31022V1

  1. 1. AUTODLY = 1
  2. 2. Regular configuration: EXTEN = 0x1 (HW trigger), CONT = 0, DISCEN = 1, DISCNUM = 1, CHANNELS = 1, 2, 3.
  3. 3. Injected configuration: JEXTEN = 0x1 (HW Trigger), JDISCEN = 1, CHANNELS = 5,6

Figure 263. AUTODLY = 1, regular continuous conversions interrupted by injected conversions

Timing diagram for Figure 263 showing regular continuous conversions interrupted by injected conversions with AUTODLY = 1. The diagram illustrates the sequence of channels (CH1, CH2, CH5, CH6, CH3, CH1), delays (DLY), and data outputs (D1, D2, D3, D5, D6).

This timing diagram illustrates the ADC operation when AUTODLY = 1 and regular continuous conversions are interrupted by injected conversions. The sequence starts with ADSTART (1) (by s/w). The ADC state transitions from RDY to CH1 regular , then DLY (CH1) , then CH2 regular , then DLY (CH2) . While in the DLY (CH2) state, an Injected trigger (by h/w) occurs, leading to CH5 injected and CH6 injected . After CH6 injected , there is a DLY (inj) state (labeled 'Ignored'), followed by CH3 regular , then DLY (CH3) , and finally CH1 regular again. The EOC signal pulses at the end of each regular channel conversion. The ADC_DR read access occurs after each EOC pulse. The ADC_DR register contains data D1 (from CH1), D2 (from CH2), D3 (from CH3), D5 (from CH5), and D6 (from CH6). The JEOS signal pulses at the end of the injected sequence. The ADC_JDR1 and ADC_JDR2 registers contain data D5 and D6 respectively. A legend indicates by s/w (software trigger) and by h/w (hardware trigger). A box labeled Indicative timings is present. The diagram is identified by MS31023V3 .

Timing diagram for Figure 263 showing regular continuous conversions interrupted by injected conversions with AUTODLY = 1. The diagram illustrates the sequence of channels (CH1, CH2, CH5, CH6, CH3, CH1), delays (DLY), and data outputs (D1, D2, D3, D5, D6).
  1. 1. AUTODLY = 1
  2. 2. Regular configuration: EXTEN = 0x0 (SW trigger), CONT = 1, DISCEN = 0, CHANNELS = 1, 2, 3
  3. 3. Injected configuration: JEXTEN = 0x1 (HW Trigger), JDISCEN = 0, CHANNELS = 5,6

Figure 264. AUTODLY = 1 in auto- injected mode (JAUTO = 1)

Timing diagram for Figure 264 showing AUTODLY = 1 in auto-injected mode (JAUTO = 1). The diagram shows a continuous sequence of regular and injected conversions without delays between them, followed by a delay for the next regular conversion.

This timing diagram illustrates the ADC operation when AUTODLY = 1 in auto- injected mode (JAUTO = 1) . The sequence starts with ADSTART (1) (by s/w). The ADC state transitions from RDY to CH1 regular , then DLY (CH1) , then CH2 regular . At this point, a No delay occurs, leading directly to CH5 injected and CH6 injected . After CH6 injected , there is a DLY (inj) state, followed by CH3 regular , then DLY , and finally CH1 regular again. The EOC signal pulses at the end of each regular channel conversion. The ADC_DR read access occurs after each EOC pulse. The ADC_DR register contains data D1 (from CH1), D2 (from CH2), D3 (from CH3), D5 (from CH5), and D6 (from CH6). The JEOS signal pulses at the end of the injected sequence. The ADC_JDR1 and ADC_JDR2 registers contain data D5 and D6 respectively. A legend indicates by s/w (software trigger) and by h/w (hardware trigger). A box labeled Indicative timings is present. The diagram is identified by MS31024V4 .

Timing diagram for Figure 264 showing AUTODLY = 1 in auto-injected mode (JAUTO = 1). The diagram shows a continuous sequence of regular and injected conversions without delays between them, followed by a delay for the next regular conversion.
  1. 1. AUTODLY = 1
  2. 2. Regular configuration: EXTEN = 0x0 (SW trigger), CONT = 1, DISCEN = 0, CHANNELS = 1, 2
  3. 3. Injected configuration: JAUTO = 1, CHANNELS = 5,6

27.4.29 Analog window watchdog (AWD1EN, JAWD1EN, AWD1SGL, AWD1CH, AWD2CH, AWD3CH, AWD_HTx, AWD_LTx, AWDx)

The three AWD analog watchdogs monitor whether some channels remain within a configured voltage range (window).

Figure 265. Analog watchdog guarded area

Figure 265. Analog watchdog guarded area. A graph showing analog voltage on the y-axis. Two horizontal lines represent the 'Higher threshold' (HTx) and 'Lower threshold' (LTx). The region between these two thresholds is shaded and labeled 'Guarded area'. The graph is labeled MS45396V1.
Figure 265. Analog watchdog guarded area. A graph showing analog voltage on the y-axis. Two horizontal lines represent the 'Higher threshold' (HTx) and 'Lower threshold' (LTx). The region between these two thresholds is shaded and labeled 'Guarded area'. The graph is labeled MS45396V1.

AWDx flag and interrupt

An interrupt can be enabled for each of the 3 analog watchdogs by setting AWDxIE in the ADC_IER register (x = 1,2,3).

AWDx (x = 1,2,3) flag is cleared by software by writing 1 to it.

The ADC conversion result is compared to the lower and higher thresholds before alignment.

Description of analog watchdog 1

The AWD analog watchdog 1 is enabled by setting the AWD1EN bit in the ADC_CFGR register. This watchdog monitors whether either one selected channel or all enabled channels (1) remain within a configured voltage range (window).

Table 234 shows how the ADC_CFGR registers should be configured to enable the analog watchdog on one or more channels.

Table 234. Analog watchdog channel selection

Channels guarded by the analog watchdogAWD1SGL bitAWD1EN bitJAWD1EN bit
Nonex00
All injected channels001
All regular channels010
All regular and injected channels011
Single (1) injected channel101
Single (1) regular channel110
Single (1) regular or injected channel111

1. Selected by the AWD1CH[4:0] bits. The channels must also be programmed to be converted in the appropriate regular or injected sequence.

The AWD1 analog watchdog status bit is set if the analog voltage converted by the ADC is below a lower threshold or above a higher threshold.

These thresholds are programmed in bits HT1[11:0] and LT1[11:0] of the ADC_TR1 register for the analog watchdog 1. When converting data with a resolution of less than 12 bits (according to bits RES[1:0]), the LSB of the programmed thresholds must be kept cleared because the internal comparison is always performed on the full 12-bit raw converted data (left aligned) before the offset compensation stage.

Table 235 describes how the comparison is performed for all the possible resolutions for analog watchdog 1.

Table 235. Analog watchdog 1 comparison

Resolution(
bit
RES[1:0])
Analog watchdog comparison
between:
Comments
Raw converted data,
left aligned
Thresholds
00: 12-bitDATA[11:0]LT1[11:0] and
HT1[11:0]
-
01: 10-bitDATA[11:2],00LT1[11:0] and
HT1[11:0]
User must configure LT1[1:0] and HT1[1:0]
to 00
10: 8-bitDATA[11:4],0000LT1[11:0] and
HT1[11:0]
User must configure LT1[3:0] and HT1[3:0]
to 0000
11: 6-bitDATA[11:6],000000LT1[11:0] and
HT1[11:0]
User must configure LT1[5:0] and HT1[5:0]
to 000000

Analog watchdog filter for watchdog 1

When an ADC is configured with only one input channel (selecting several channels in scan mode not allowed), a valid ADC conversion data filter can be configured:

Description of analog watchdog 2 and 3

The second and third analog watchdogs are more flexible and can guard several selected channels by programming the corresponding bits in AWDxCH[18:0] (x = 2,3).

The corresponding watchdog is enabled when any bit of AWDxCH[18:0] (x = 2,3) is set.

They are limited to a resolution of 8 bits and only the 8 MSBs of the thresholds can be programmed into HTx[7:0] and LTx[7:0]. Table 236 describes how the comparison is performed for all the possible resolutions.

Table 236. Analog watchdog 2 and 3 comparison

Resolution
(bits RES[1:0])
Analog watchdog comparison between:Comments
Raw converted data,
left aligned
Thresholds
00: 12-bitDATA[11:4]LTx[7:0] and HTx[7:0]DATA[3:0] are not relevant for the comparison
01: 10-bitDATA[11:4]LTx[7:0] and HTx[7:0]DATA[3:2] are not relevant for the comparison

Table 236. Analog watchdog 2 and 3 comparison

Resolution
(bits RES[1:0])
Analog watchdog comparison between:Comments
Raw converted data,
left aligned
Thresholds
10: 8-bitDATA[11:4]LTx[7:0] and HTx[7:0]-
11: 6-bitDATA[11:6],00LTx[7:0] and HTx[7:0]User must configure LTx[1:0] and HTx[1:0] to 00

ADC y _AWD x _OUT signal output generation

Each analog watchdog is associated to an internal hardware signal ADC y _AWD x _OUT (y = ADC number, x = watchdog number) which is directly connected to the ETR input (external trigger) of some on-chip timers. Refer to the on-chip timers section to understand how to select the ADC y _AWD x _OUT signal as ETR.

ADC y _AWD x _OUT is activated when the associated analog watchdog is enabled:

Note: AWD x flag is set by hardware and reset by software: AWD x flag has no influence on the generation of ADC y _AWD x _OUT (ex: ADC y _AWD x _OUT can toggle while AWD x flag remains at 1 if the software did not clear the flag).

Figure 266. ADC y _AWD x _OUT signal generation (on all regular channels) Timing diagram showing ADC STATE, EOC FLAG, AWDx FLAG, and ADCy_AWDx_OUT signals over a sequence of 7 conversions. The diagram shows how the AWDx FLAG and ADCy_AWDx_OUT signal react to conversions being 'inside' or 'outside' the programmed thresholds. The AWDx FLAG is set when a conversion is outside and cleared by software when it is inside. The ADCy_AWDx_OUT signal is set when the AWDx FLAG is set and reset when the AWDx FLAG is cleared.

The timing diagram illustrates the relationship between the ADC state, End of Conversion (EOC) flags, Analog Watchdog (AWD x ) flags, and the ADC y _AWD x _OUT signal during a sequence of 7 regular conversions. The legend indicates:

The diagram shows:

MS31025V1

Timing diagram showing ADC STATE, EOC FLAG, AWDx FLAG, and ADCy_AWDx_OUT signals over a sequence of 7 conversions. The diagram shows how the AWDx FLAG and ADCy_AWDx_OUT signal react to conversions being 'inside' or 'outside' the programmed thresholds. The AWDx FLAG is set when a conversion is outside and cleared by software when it is inside. The ADCy_AWDx_OUT signal is set when the AWDx FLAG is set and reset when the AWDx FLAG is cleared.

Figure 267. ADC y _AWD x _OUT signal generation (AWD x flag not cleared by software)

Timing diagram for Figure 267 showing ADC STATE, EOC FLAG, AWDx FLAG, and ADCy_AWDx_OUT signals for multiple regular channels. The AWDx FLAG is set when any channel is outside and remains set until software clears it.

The diagram shows the following signals over time:

  • - Converting regular channels 1,2,3,4,5,6,7
  • - Regular channels 1,2,3,4,5,6,7 are all guarded

MS31026V1

Timing diagram for Figure 267 showing ADC STATE, EOC FLAG, AWDx FLAG, and ADCy_AWDx_OUT signals for multiple regular channels. The AWDx FLAG is set when any channel is outside and remains set until software clears it.

Figure 268. ADC y _AWD x _OUT signal generation (on a single regular channel)

Timing diagram for Figure 268 showing ADC STATE, EOC FLAG, EOS FLAG, AWDx FLAG, and ADCy_AWDx_OUT signals for a single guarded channel (Conversion1) and one unguarded channel (Conversion2).

The diagram shows the following signals over time:

  • - Converting regular channels 1 and 2
  • - Only channel 1 is guarded

MS31027V1

Timing diagram for Figure 268 showing ADC STATE, EOC FLAG, EOS FLAG, AWDx FLAG, and ADCy_AWDx_OUT signals for a single guarded channel (Conversion1) and one unguarded channel (Conversion2).

Figure 269. ADC y _AWD x _OUT signal generation (on all injected channels)

Timing diagram for Figure 269 showing ADC STATE, JEOS FLAG, AWDx FLAG, and ADCy_AWDx_OUT signals for injected channels. The AWDx FLAG is cleared by software when any guarded injected channel is inside.

The diagram shows the following signals over time:

  • - Converting the injected channels 1, 2, 3, 4
  • - All injected channels 1, 2, 3, 4 are guarded

MS31028V1

Timing diagram for Figure 269 showing ADC STATE, JEOS FLAG, AWDx FLAG, and ADCy_AWDx_OUT signals for injected channels. The AWDx FLAG is cleared by software when any guarded injected channel is inside.

Analog watchdog threshold control

LTx[11:0] and HTx[11:0] can be changed when an analog-to-digital conversion is ongoing (that is between the start of conversion and the end of conversion of the ADC internal state). If LTx[11:0] and HTx[11:0] are updated during the ADC conversion of the ADC guarded channel, the watchdog function is masked for this conversion. This masking is removed at the next start of conversion, resulting in a analog watchdog thresholds to be applied from the next ADC conversion. The analog watchdog comparison is performed at each end of conversion. If the current ADC data is out of the new interval, no interrupt and AWDx_OUT signal are issued. The Interrupt and the AWD generation only happen at the end of the conversion which started after the threshold update. If AWD_xOUT is already asserted, programming the new thresholds does not deassert the AWDx_OUT signal.

To update both LTx[11:0] and HTx[11:0] during an ADC conversion, a unique write access to the ADC_TRx register be performed.

Analog watchdog with offset compensation

When the offset compensation is enabled, the analog watchdog compares the threshold before the data compensation.

27.4.30 Oversampler

The oversampling unit performs data pre-processing to offload the CPU. It is able to handle multiple conversions and average them into a single data with increased data width, up to 16-bit.

It provides a result with the following form, where N and M can be adjusted:

\[ \text{Result} = \frac{1}{M} \times \sum_{n=0}^{n=N-1} \text{Conversion}(t_n) \]

It allows to perform by hardware the following functions: averaging, data rate reduction, SNR improvement, basic filtering.

The oversampling ratio N is defined using the OVFS[2:0] bits in the ADC_CFGR2 register, and can range from 2x to 256x. The division coefficient M consists of a right bit shift up to 8 bits, and is defined using the OVSS[3:0] bits in the ADC_CFGR2 register.

The summation unit can yield a result up to 20 bits (256x 12-bit results), which is first shifted right. It is then truncated to the 16 least significant bits, rounded to the nearest value using the least significant bits left apart by the shifting, before being finally transferred into the ADC_DR data register.

Note: If the intermediary result after the shifting exceeds 16-bit, the result is truncated as is, without saturation.

Figure 270. 20-bit to 16-bit result truncation

Diagram showing 20-bit to 16-bit result truncation. It illustrates the raw 20-bit data (bits 19-0), a shifting operation, and the final truncated and rounded 16-bit result (bits 15-0).

The diagram shows three horizontal bars representing data. The top bar is 'Raw 20-bit data' with bit positions 19, 15, 11, 7, 3, and 0 marked. The middle bar is 'Shifting', with an arrow pointing from the raw data towards the final result. The bottom bar is 'Truncation and rounding', showing a 16-bit result with bit positions 15 and 0 marked. A dashed vertical line at bit 15 separates the raw data from the final result. The text 'MS34453V1' is in the bottom right corner.

Diagram showing 20-bit to 16-bit result truncation. It illustrates the raw 20-bit data (bits 19-0), a shifting operation, and the final truncated and rounded 16-bit result (bits 15-0).

Figure 271 gives a numerical example of the processing, from a raw 20-bit accumulated data to the final 16-bit result.

Figure 271. Numerical example with 5-bit shift and rounding

Numerical example with 5-bit shift and rounding. It shows raw 20-bit data (3, B, 7, D, 7) being shifted and rounded to a final 16-bit result (1, D, B, F).

This diagram provides a numerical example. The 'Raw 20-bit data' is shown in five nibbles: 3, B, 7, D, 7, corresponding to bits 19-15, 14-11, 10-7, 6-3, and 2-0. An arrow indicates a 5-bit right shift and rounding. The 'Final result after 5-bit shift and rounding to nearest' is shown in four nibbles: 1, D, B, F, corresponding to bits 15-12, 11-8, 7-4, and 3-0. The text 'MS34454V1' is in the bottom right corner.

Numerical example with 5-bit shift and rounding. It shows raw 20-bit data (3, B, 7, D, 7) being shifted and rounded to a final 16-bit result (1, D, B, F).

Table 237 gives the data format for the various N and M combinations, for a raw conversion data equal to 0xFFF.

Table 237. Maximum output results versus N and M (gray cells indicate truncation)

Over sampling ratioMax Raw dataNo-shift1-bit shift2-bit shift3-bit shift4-bit shift5-bit shift6-bit shift7-bit shift8-bit shift
OVSS = 0000OVSS = 0001OVSS = 0010OVSS = 0011OVSS = 0100OVSS = 0101OVSS = 0110OVSS = 0111OVSS = 1000
2x0x1FFE0x1FFE0x0FFF0x08000x04000x02000x01000x00800x00400x020
4x0x3FFC0x3FFC0x1FFE0x0FFF0x08000x04000x02000x01000x00800x0040
8x0x7FF80x7FF80x3FFC0x1FFE0x0FFF0x08000x04000x02000x01000x0080
16x0xFFF00xFFF00x7FF80x3FFC0x1FFE0x0FFF0x08000x04000x02000x0100
32x0x1FFE00xFFE00xFFF00x7FF80x3FFC0x1FFE0x0FFF0x08000x04000x0200
64x0x3FFC00xFFC00xFFE00xFFF00x7FF80x3FFC0x1FFE0x0FFF0x08000x0400
128x0x7FF800xFF800xFFC00xFFE00xFFF00x7FF80x3FFC0x1FFE0x0FFF0x0800
256x0xFFF000xFF000xFF800xFFC00xFFE00xFFF00x7FF80x3FFC0x1FFE0x0FFF

There are no changes for conversion timings in oversampled mode: the sample time is maintained equal during the whole oversampling sequence. A new data is provided every N

conversions, with an equivalent delay equal to \( N \times T_{\text{CONV}} = N \times (t_{\text{SMP}} + t_{\text{SAR}}) \) . The flags are set as follow:

ADC operating modes supported when oversampling (single ADC mode)

In oversampling mode, most of the ADC operating modes are maintained:

Note: The alignment mode is not available when working with oversampled data. The ALIGN bit in ADC_CFGR is ignored and the data are always provided right-aligned.

Offset correction is not supported in oversampling mode. When ROVSE and/or JOVSE bit is set, the value of the OFFSET_EN bit in ADC_OFRy register is ignored (considered as reset).

Analog watchdog

The analog watchdog functionality is maintained, with the following difference:

Note: Care must be taken when using high shifting values, this reduces the comparison range. For instance, if the oversampled result is shifted by 4 bits, thus yielding a 12-bit data right-aligned, the effective analog watchdog comparison can only be performed on 8 bits. The comparison is done between ADC_DR[11:4] and HTx[7:0] / LTx[7:0] (AWD1/2/3), with HT1[11:8] and LT1[11:8] kept reset (AWD1 only).

Triggered mode

The averager can also be used for basic filtering purpose. Although not a very powerful filter (slow roll-off and limited stop band attenuation), it can be used as a notch filter to reject constant parasitic frequencies (typically coming from the mains or from a switched mode power supply). For this purpose, a specific discontinuous mode can be enabled with TROVS bit in ADC_CFGR2, to be able to have an oversampling frequency defined by a user and independent from the conversion time itself.

The Figure 272 below shows how conversions are started in response to triggers during discontinuous mode.

If the TROVS bit is set, the content of the DISCEN bit is ignored and considered as 1.

Figure 272. Triggered regular oversampling mode (TROVS bit = 1)

Figure 272: Triggered regular oversampling mode (TROVS bit = 1). The diagram illustrates two scenarios for regular oversampling. In the top scenario, with CONT=0, DISCEN=1, and TROVS=0, a single trigger initiates a sequence of four conversions: Ch(N)0, Ch(N)1, Ch(N)2, and Ch(N)3. The EOC flag is set after the fourth conversion. In the bottom scenario, with CONT=0, DISCEN=1, and TROVS=1, multiple triggers are shown. Each trigger initiates a single conversion. The sequence of conversions is Ch(N)0, Ch(N)1, Ch(N)2, Ch(N)3, Ch(N)0, Ch(N)1, and Ch(N)2. The EOC flag is set after the fourth conversion (Ch(N)3).

The diagram shows two timing sequences for ADC conversions.
Top sequence: Configuration CONT=0, DISCEN=1, TROVS=0. A 'Trigger' arrow points to a box containing 'Ch(N)0 | Ch(N)1 | Ch(N)2 | Ch(N)3'. An arrow from the end of the box points to 'EOC flag set'.
Bottom sequence: Configuration CONT=0, DISCEN=1, TROVS=1. Seven 'Trigger' arrows point to individual boxes: 'Ch(N)0', 'Ch(N)1', 'Ch(N)2', 'Ch(N)3', 'Ch(N)0', 'Ch(N)1', 'Ch(N)2'. An arrow from the 'Ch(N)3' box points to 'EOC flag set'.
The identifier 'MS34455V2' is in the bottom right corner of the diagram area.

Figure 272: Triggered regular oversampling mode (TROVS bit = 1). The diagram illustrates two scenarios for regular oversampling. In the top scenario, with CONT=0, DISCEN=1, and TROVS=0, a single trigger initiates a sequence of four conversions: Ch(N)0, Ch(N)1, Ch(N)2, and Ch(N)3. The EOC flag is set after the fourth conversion. In the bottom scenario, with CONT=0, DISCEN=1, and TROVS=1, multiple triggers are shown. Each trigger initiates a single conversion. The sequence of conversions is Ch(N)0, Ch(N)1, Ch(N)2, Ch(N)3, Ch(N)0, Ch(N)1, and Ch(N)2. The EOC flag is set after the fourth conversion (Ch(N)3).

Injected and regular sequencer management when oversampling

In oversampling mode, it is possible to have differentiated behavior for injected and regular sequencers. The oversampling can be enabled for both sequencers with some limitations if they have to be used simultaneously (this is related to a unique accumulation unit).

Oversampling regular channels only

The regular oversampling mode bit ROVSM defines how the regular oversampling sequence is resumed if it is interrupted by injected conversion:

The Figure 273 gives examples for a 4x oversampling ratio.

Figure 273. Regular oversampling modes (4x ratio)

Diagram illustrating two regular oversampling modes for ADC1/2 with a 4x ratio. The top section shows 'Continued mode' where oversampling is stopped and then continued. The bottom section shows 'Resumed mode' where oversampling is aborted and then resumed. Both modes show regular channels (Ch(N)0-3, Ch(M)0-3, Ch(O)0) and injected channels (Ch(J), Ch(K)) being converted. A trigger initiates the sequence, and an abort can occur during injected channel conversion. JEOC indicates the end of the injected channel sequence.

Continued mode: ROVSE = 1, JOVSE = 0, ROVSM = 0, TROVS = X

Resumed mode: ROVSE = 1, JOVSE = 0, ROVSM = 1, TROVS = X

MS34456V1

Diagram illustrating two regular oversampling modes for ADC1/2 with a 4x ratio. The top section shows 'Continued mode' where oversampling is stopped and then continued. The bottom section shows 'Resumed mode' where oversampling is aborted and then resumed. Both modes show regular channels (Ch(N)0-3, Ch(M)0-3, Ch(O)0) and injected channels (Ch(J), Ch(K)) being converted. A trigger initiates the sequence, and an abort can occur during injected channel conversion. JEOC indicates the end of the injected channel sequence.

Oversampling Injected channels only

The Injected oversampling mode bit JOVSE enables oversampling solely for conversions in the injected sequencer.

Oversampling regular and Injected channels

It is possible to have both ROVSE and JOVSE bits set. In this case, the regular oversampling mode is forced to resumed mode (ROVSM bit ignored), as represented on Figure 274 below.

Figure 274. Regular and injected oversampling modes used simultaneously

Timing diagram for Figure 274 showing regular and injected oversampling modes. Regular channels: Ch(N)0, Ch(N)1, Ch(N)2, Ch(N)3, Ch(M)0, Ch(M)1. Injected channels: Ch(J)0, Ch(J)1, Ch(J)2, Ch(J)3. A trigger starts the sequence. After Ch(N)3, an 'Abort' occurs, and oversampling is aborted. After Ch(J)3, a 'JEOC' (Injected End of Conversion) occurs. The sequence then resumes with Ch(M)0, Ch(M)1, labeled 'Oversampling resumed'. Configuration: ROVSE = 1, JOVSE = 1, ROVSM = 1, TROVS = 0.

Oversampling aborted → Oversampling resumed

Regular channels: [Ch(N) 0 ] [Ch(N) 1 ] [Ch(N) 2 ] [Ch(N) 3 ] [Ch(M) 0 ] [Ch(M) 1 ]          [Ch(M) 0 ] [Ch(M) 1 ]

Trigger — Abort

Injected channels: [Ch(J) 0 ] [Ch(J) 1 ] [Ch(J) 2 ] [Ch(J) 3 ]

JEOC

ROVSE = 1, JOVSE = 1, ROVSM = 1, TROVS = 0

MS34457V2

Timing diagram for Figure 274 showing regular and injected oversampling modes. Regular channels: Ch(N)0, Ch(N)1, Ch(N)2, Ch(N)3, Ch(M)0, Ch(M)1. Injected channels: Ch(J)0, Ch(J)1, Ch(J)2, Ch(J)3. A trigger starts the sequence. After Ch(N)3, an 'Abort' occurs, and oversampling is aborted. After Ch(J)3, a 'JEOC' (Injected End of Conversion) occurs. The sequence then resumes with Ch(M)0, Ch(M)1, labeled 'Oversampling resumed'. Configuration: ROVSE = 1, JOVSE = 1, ROVSM = 1, TROVS = 0.

Triggered regular oversampling with injected conversions

It is possible to have triggered regular mode with injected conversions. In this case, the injected mode oversampling mode must be disabled, and the ROVSM bit is ignored (resumed mode is forced). The JOVSE bit must be reset. The behavior is represented on Figure 275 below.

Figure 275. Triggered regular oversampling with injection

Timing diagram for Figure 275 showing triggered regular oversampling with injection. Regular channels: Ch(N)0, Ch(N)1, Ch(N)2, Ch(N)0, Ch(N)1. Injected channels: Ch(J), Ch(K). Triggers start each regular channel conversion. When Ch(N)2 is triggered, an 'Abort' occurs, and the injected sequence Ch(J), Ch(K) is converted. After Ch(K), the regular sequence resumes with Ch(N)0, Ch(N)1, labeled 'Resumed' and 'Oversampling resumed'. Configuration: ROVSE = 1, JOVSE = 0, ROVSM = 1, TROVS = 1.

Oversampling resumed

Trigger      Trigger      Trigger      Trigger      Trigger

Regular channels: [Ch(N) 0 ]      [Ch(N) 1 ]      [Ch(N) 2 ]          [Ch(N) 0 ] [Ch(N) 1 ]

Trigger — Abort          Resumed

Injected channels: [Ch(J)] [Ch(K)]

ROVSE = 1, JOVSE = 0, ROVSM = 1, TROVS = 1

MS34458V4

Timing diagram for Figure 275 showing triggered regular oversampling with injection. Regular channels: Ch(N)0, Ch(N)1, Ch(N)2, Ch(N)0, Ch(N)1. Injected channels: Ch(J), Ch(K). Triggers start each regular channel conversion. When Ch(N)2 is triggered, an 'Abort' occurs, and the injected sequence Ch(J), Ch(K) is converted. After Ch(K), the regular sequence resumes with Ch(N)0, Ch(N)1, labeled 'Resumed' and 'Oversampling resumed'. Configuration: ROVSE = 1, JOVSE = 0, ROVSM = 1, TROVS = 1.

Auto-injected mode

It is possible to oversample auto-injected sequences and have all conversions results stored in registers to save a DMA resource. This mode is available only with both regular and injected oversampling active: JAUTO = 1, ROVSE = 1 and JOVSE = 1, other combinations are not supported. The ROVSM bit is ignored in auto-injected mode. The Figure 276 below shows how the conversions are sequenced.

Figure 276. Oversampling in auto-injected mode

Diagram illustrating oversampling in auto-injected mode. It shows a sequence of regular channels (N0, N1, N2, N3) and injected channels (I0, I1, I2, I3, J0, J1, J2, J3, K0, K1, K2, K3, L0, L1, L2, L3). The sequence starts with regular channels, followed by injected channels, and then returns to regular channels. The configuration is JAUTO = 1, ROVSE = 1, JOVSE = 1, ROVSM = X, TROVS = 0. The diagram is labeled MS34459V1.

Regular channels \( N_0 N_1 N_2 N_3 \)

Injected channels \( I_0 I_1 I_2 I_3 J_0 J_1 J_2 J_3 K_0 K_1 K_2 K_3 L_0 L_1 L_2 L_3 \)

\( JAUTO = 1, ROVSE = 1, JOVSE = 1, ROVSM = X, TROVS = 0 \)

MS34459V1

Diagram illustrating oversampling in auto-injected mode. It shows a sequence of regular channels (N0, N1, N2, N3) and injected channels (I0, I1, I2, I3, J0, J1, J2, J3, K0, K1, K2, K3, L0, L1, L2, L3). The sequence starts with regular channels, followed by injected channels, and then returns to regular channels. The configuration is JAUTO = 1, ROVSE = 1, JOVSE = 1, ROVSM = X, TROVS = 0. The diagram is labeled MS34459V1.

It is possible to have also the triggered mode enabled, using the TROVS bit. In this case, the ADC must be configured as following: JAUTO = 1, DISCEN = 0, JDISCEN = 0, ROVSE = 1, JOVSE = 1 and TROVSE = 1.

Dual ADC modes supported when oversampling

It is possible to have oversampling enabled when working in dual ADC configuration, for the injected simultaneous mode and regular simultaneous mode. In this case, the two ADCs must be programmed with the very same settings (including oversampling).

All other dual ADC modes are not supported when either regular or injected oversampling is enabled (ROVSE = 1 or JOVSE = 1).

Combined modes summary

The Table 238 below summarizes all combinations, including modes not supported.

Table 238. Oversampler operating modes summary

Regular Oversampling
ROVSE
Injected Oversampling
JOVSE
Oversampler mode
ROVSM
0 = continued
1 = resumed
Triggered Regular mode
TROVS
Comment
1000Regular continued mode
1001Not supported
1010Regular resumed mode
1011Triggered regular resumed mode
110XNot supported
1110Injected and regular resumed mode
1111Not supported
01XXInjected oversampling

27.4.31 Dual ADC modes

Dual ADC modes can be used in devices with two ADCs or more (see Figure 277 ).

In dual ADC mode the start of conversion is triggered alternately or simultaneously by the ADCx master to the ADC slave, depending on the mode selected by the bits DUAL[4:0] in the ADC_CCR register.

Four possible modes are implemented:

It is also possible to use these modes combined in the following ways:

In dual ADC mode (when bits DUAL[4:0] in ADC_CCR register are not equal to zero), the bits CONT, AUTDLY, DISCEN, DISCNUM[2:0], JDISCEN, JQM, JAUTO of the ADC_CFGR register are shared between the master and slave ADC: the bits in the slave ADC are always equal to the corresponding bits of the master ADC.

To start a conversion in dual mode, the user must program the bits EXTEN, EXTSEL, JEXTEN, JEXTSEL of the master ADC only, to configure a software or hardware trigger, and a regular or injected trigger. (the bits EXTEN[1:0] and JEXTEN[1:0] of the slave ADC are don't care).

In regular simultaneous or interleaved modes: once the user sets bit ADSTART or bit ADSTP of the master ADC, the corresponding bit of the slave ADC is also automatically set. However, bit ADSTART or bit ADSTP of the slave ADC is not necessary cleared at the same time as the master ADC bit.

In injected simultaneous or alternate trigger modes: once the user sets bit JADSTART or bit JADSTP of the master ADC, the corresponding bit of the slave ADC is also automatically set. However, bit JADSTART or bit JADSTP of the slave ADC is not necessary cleared at the same time as the master ADC bit.

In dual ADC mode, the converted data of the master and slave ADC can be read in parallel, by reading the ADC common data register (ADC_CDR). The status bits can be also read in parallel by reading the dual-mode status register (ADC_CSR).

Figure 277. Dual ADC block diagram (1)

Dual ADC block diagram showing Master ADC and Slave ADC components, including input multiplexers, channel blocks, data registers, and a common address/data bus.

The diagram illustrates the internal architecture of a dual ADC system. On the left, two multiplexers select between 'Internal analog inputs' and specific pins: ADCx_INN1, ADCx_INP1, ADCx_INN2, ADCx_INP2 for the top unit and ADCx_INN16, ADCx_INP16 for the bottom unit. The top unit is labeled 'Slave ADC' and contains 'Regular channels' and 'Injected channels' blocks. These connect to a 'Regular data register (16-bits)' and four 'Injected data registers (4 x16-bits)'. The bottom unit is labeled 'Master ADC' and also contains 'Regular channels' and 'Injected channels' blocks. These connect to its own 'Regular data register (16-bits)' and four 'Injected data registers (4 x16-bits)'. Both units receive 'Internal triggers' from the Master ADC. The Master ADC also features two 'Start trigger mux.' blocks, one for the 'regular group' and one for the 'injected group'. All data registers from both ADCs connect to a common vertical 'Address/data bus' on the right. A 'Dual mode control' block is shown in the Master ADC section. The diagram is identified by the code MSV36025V2 in the bottom right corner.

Dual ADC block diagram showing Master ADC and Slave ADC components, including input multiplexers, channel blocks, data registers, and a common address/data bus.
  1. 1. External triggers also exist on slave ADC but are not shown for the purposes of this diagram.
  2. 2. The ADC common data register (ADC_CDR) contains both the master and slave ADC regular converted data.

Injected simultaneous mode

This mode is selected by programming bits DUAL[4:0] = 00101

This mode converts an injected group of channels. The external trigger source comes from the injected group multiplexer of the master ADC (selected by the JEXTSEL bits in the ADC_JSQR register).

Note: Do not convert the same channel on the two ADCs (no overlapping sampling times for the two ADCs when converting the same channel).

In simultaneous mode, one must convert sequences with the same length or ensure that the interval between triggers is longer than the longer of the 2 sequences. Otherwise, the ADC with the shortest sequence may restart while the ADC with the longest sequence is completing the previous conversions.

Regular conversions can be performed on one or all ADCs. In that case, they are independent of each other and are interrupted when an injected event occurs. They are resumed at the end of the injected conversion group.

Figure 278. Injected simultaneous mode on 4 channels: dual ADC mode

Timing diagram for injected simultaneous mode on 4 channels. It shows two horizontal timelines for MASTER ADC and SLAVE ADC. The MASTER ADC timeline has four boxes labeled CH1, CH2, CH3, CH4. The SLAVE ADC timeline has four boxes labeled CH15, CH14, CH13, CH12. A 'Trigger' arrow points to the start of the first box on both timelines. Below the timelines, a legend shows a small square for 'Sampling' and a larger rectangle for 'Conversion'. An arrow points from the end of the last box on the SLAVE ADC timeline to the text 'End of injected sequence on MASTER and SLAVE ADC'. The diagram is labeled MS31900V1 in the bottom right corner.
Timing diagram for injected simultaneous mode on 4 channels. It shows two horizontal timelines for MASTER ADC and SLAVE ADC. The MASTER ADC timeline has four boxes labeled CH1, CH2, CH3, CH4. The SLAVE ADC timeline has four boxes labeled CH15, CH14, CH13, CH12. A 'Trigger' arrow points to the start of the first box on both timelines. Below the timelines, a legend shows a small square for 'Sampling' and a larger rectangle for 'Conversion'. An arrow points from the end of the last box on the SLAVE ADC timeline to the text 'End of injected sequence on MASTER and SLAVE ADC'. The diagram is labeled MS31900V1 in the bottom right corner.

If JDISCEN = 1, each simultaneous conversion of the injected sequence requires an injected trigger event to occur.

This mode can be combined with AUTDLY mode:

ongoing regular sequence and the associated delay phases are ignored.
There is the same behavior for regular sequences occurring on the slave ADC.

Regular simultaneous mode with independent injected

This mode is selected by programming bits DUAL[4:0] = 00110.

This mode is performed on a regular group of channels. The external trigger source comes from the regular group multiplexer of the master ADC (selected by the EXTSEL bits in the ADC_CFGR register). A simultaneous trigger is provided to the slave ADC.

In this mode, independent injected conversions are supported. An injection request (either on master or on the slave) aborts the current simultaneous conversions, which are restarted once the injected conversion is completed.

Note: Do not convert the same channel on the two ADCs (no overlapping sampling times for the two ADCs when converting the same channel).

In regular simultaneous mode, one must convert sequences with the same length or ensure that the interval between triggers is longer than the longer conversion time of the 2 sequences. Otherwise, the ADC with the shortest sequence may restart while the ADC with the longest sequence is completing the previous conversions.

Software is notified by interrupts when it can read the data:

It is also possible to read the regular data using the DMA. Two methods are possible:

Note: In MDMA mode (MDMA[1:0] = 0b10 or 0b11), the user must program the same number of conversions in the master's sequence as in the slave's sequence. Otherwise, the remaining conversions does not generate a DMA request.

Figure 279. Regular simultaneous mode on 16 channels: dual ADC mode Diagram illustrating regular simultaneous mode on 16 channels for dual ADC mode. It shows two parallel sequences of 16 channels (CH1 to CH16) for MASTER ADC and SLAVE ADC. The MASTER ADC sequence starts with CH1, CH2, CH3, CH4, ..., CH16. The SLAVE ADC sequence starts with CH16, CH14, CH13, CH12, ..., CH1. A 'Trigger' arrow points to the start of the sequences. A legend indicates that a small square represents 'Sampling' and a larger rectangle represents 'Conversion'. An arrow points to the end of the sequences with the text 'End of regular sequence on MASTER and SLAVE ADC'. The diagram is labeled 'ai16054b' in the bottom right corner.
Diagram illustrating regular simultaneous mode on 16 channels for dual ADC mode. It shows two parallel sequences of 16 channels (CH1 to CH16) for MASTER ADC and SLAVE ADC. The MASTER ADC sequence starts with CH1, CH2, CH3, CH4, ..., CH16. The SLAVE ADC sequence starts with CH16, CH14, CH13, CH12, ..., CH1. A 'Trigger' arrow points to the start of the sequences. A legend indicates that a small square represents 'Sampling' and a larger rectangle represents 'Conversion'. An arrow points to the end of the sequences with the text 'End of regular sequence on MASTER and SLAVE ADC'. The diagram is labeled 'ai16054b' in the bottom right corner.

If DISCEN = 1 then each “n” simultaneous conversions of the regular sequence require a regular trigger event to occur (“n” is defined by DISCNUM).

This mode can be combined with AUTDLY mode:

It is possible to use the DMA to handle data in regular simultaneous mode combined with AUTDLY mode, assuming that multiple-DMA mode is used: bits MDMA must be set to 0b10 or 0b11.

When regular simultaneous mode is combined with AUTDLY mode, it is mandatory for the user to ensure that:

Note: This combination of regular simultaneous mode and AUTDLY mode is restricted to the use case when only regular channels are programmed: it is forbidden to program injected channels in this combined mode.

Interleaved mode with independent injected

This mode is selected by programming bits DUAL[4:0] = 00111.

This mode can be started only on a regular group (usually one channel). The external trigger source comes from the regular channel multiplexer of the master ADC.

After an external trigger occurs:

The minimum delay which separates two conversions in interleaved mode is configured in the DELAY bits in the ADC_CCR register. This delay starts counting one half cycle after the end of the sampling phase of the master conversion. This way, an ADC cannot start a

conversion if the complementary ADC is still sampling its input (only one ADC can sample the input signal at a given time).

If the CONT bit is set on both master and slave ADCs, the selected regular channels of both ADCs are continuously converted.

The software is notified by interrupts when it can read the data at the end of each conversion event (EOC) on the slave ADC. A slave and master EOC interrupts are generated (if EOCIE is enabled) and the software can read the ADC_DR of the slave/master ADC.

Note: It is possible to enable only the EOC interrupt of the slave and read the common data register (ADC_CDR). But in this case, the user must ensure that the duration of the conversions are compatible to ensure that inside the sequence, a master conversion is always followed by a slave conversion before a new master conversion restarts. It is recommended to use the MDMA mode.

It is also possible to have the regular data transferred by DMA. In this case, individual DMA requests on each ADC cannot be used and it is mandatory to use the MDMA mode, as following:

Figure 280. Interleaved mode on one channel in continuous conversion mode: dual ADC mode

Timing diagram for interleaved mode on one channel in continuous conversion mode: dual ADC mode. The diagram shows the timing of MASTER ADC and SLAVE ADC conversions. The MASTER ADC starts with a sampling phase (grey) followed by a conversion phase (white) for CH1. The SLAVE ADC is triggered and starts its conversion phase (white) for CH1. The timing is divided into 0.5 ADCCLK cycles. The first 0.5 ADCCLK cycle shows the MASTER ADC sampling and the SLAVE ADC starting its conversion. The second 0.5 ADCCLK cycle shows the MASTER ADC conversion and the SLAVE ADC sampling. The diagram indicates that the end of conversion on the master and slave ADC occurs after 4 ADCCLK cycles. A legend at the bottom left shows a grey box for Sampling and a white box for Conversion. The diagram is labeled MSV31030V5.
Timing diagram for interleaved mode on one channel in continuous conversion mode: dual ADC mode. The diagram shows the timing of MASTER ADC and SLAVE ADC conversions. The MASTER ADC starts with a sampling phase (grey) followed by a conversion phase (white) for CH1. The SLAVE ADC is triggered and starts its conversion phase (white) for CH1. The timing is divided into 0.5 ADCCLK cycles. The first 0.5 ADCCLK cycle shows the MASTER ADC sampling and the SLAVE ADC starting its conversion. The second 0.5 ADCCLK cycle shows the MASTER ADC conversion and the SLAVE ADC sampling. The diagram indicates that the end of conversion on the master and slave ADC occurs after 4 ADCCLK cycles. A legend at the bottom left shows a grey box for Sampling and a white box for Conversion. The diagram is labeled MSV31030V5.

Figure 281. Interleaved mode on 1 channel in single conversion mode: dual ADC mode

Timing diagram for interleaved mode on 1 channel in single conversion mode. It shows two ADCs, MASTER ADC and SLAVE ADC, both converting CH1. The SLAVE ADC is triggered by the MASTER ADC. The diagram shows two conversion cycles. Each cycle starts with a 0.5 ADCCLK cycle sampling period, followed by a 4 ADCCLK cycles conversion period. The end of conversion on both master and slave ADC occurs at the end of each 4 ADCCLK cycle period. A legend indicates that grey boxes represent Sampling and white boxes represent Conversion. The diagram is labeled MSv31031V3.
Timing diagram for interleaved mode on 1 channel in single conversion mode. It shows two ADCs, MASTER ADC and SLAVE ADC, both converting CH1. The SLAVE ADC is triggered by the MASTER ADC. The diagram shows two conversion cycles. Each cycle starts with a 0.5 ADCCLK cycle sampling period, followed by a 4 ADCCLK cycles conversion period. The end of conversion on both master and slave ADC occurs at the end of each 4 ADCCLK cycle period. A legend indicates that grey boxes represent Sampling and white boxes represent Conversion. The diagram is labeled MSv31031V3.

If DISCEN = 1, each “n” simultaneous conversions (“n” is defined by DISCNUM) of the regular sequence require a regular trigger event to occur.

In this mode, injected conversions are supported. When injection is done (either on master or on slave), both the master and the slave regular conversions are aborted and the sequence is restarted from the master (see Figure 282 below).

Figure 282. Interleaved conversion with injection

Timing diagram for interleaved conversion with injection. It shows two ADCs, ADC1 (master) and ADC2 (slave). ADC1 is converting CH1 and ADC2 is converting CH2. An injected trigger occurs, causing the master ADC to convert CH11. The slave ADC's conversion is aborted. After the injection, the master ADC resumes its regular sequence (CH1, CH1, CH1) and the slave ADC resumes its regular sequence (CH2, CH2, CH0). The diagram shows the timing of sampling and conversion, and the points where the converted data is read from the CDR. A legend indicates that grey boxes represent Sampling and white boxes represent Conversion. The diagram is labeled MS34460V1.
Timing diagram for interleaved conversion with injection. It shows two ADCs, ADC1 (master) and ADC2 (slave). ADC1 is converting CH1 and ADC2 is converting CH2. An injected trigger occurs, causing the master ADC to convert CH11. The slave ADC's conversion is aborted. After the injection, the master ADC resumes its regular sequence (CH1, CH1, CH1) and the slave ADC resumes its regular sequence (CH2, CH2, CH0). The diagram shows the timing of sampling and conversion, and the points where the converted data is read from the CDR. A legend indicates that grey boxes represent Sampling and white boxes represent Conversion. The diagram is labeled MS34460V1.

Alternate trigger mode

This mode is selected by programming bits DUAL[4:0] = 01001.

This mode can be started only on an injected group. The source of external trigger comes from the injected group multiplexer of the master ADC.

This mode is only possible when selecting hardware triggers: JEXTEN must not be 0x0.

Injected discontinuous mode disabled (JDISCEN = 0 for both ADC)
  1. 1. When the 1st trigger occurs, all injected master ADC channels in the group are converted.
  2. 2. When the 2nd trigger occurs, all injected slave ADC channels in the group are converted.
  3. 3. And so on.

A JEOS interrupt, if enabled, is generated after all injected channels of the master ADC in the group have been converted.

A JEOS interrupt, if enabled, is generated after all injected channels of the slave ADC in the group have been converted.

JEOC interrupts, if enabled, can also be generated after each injected conversion.

If another external trigger occurs after all injected channels in the group have been converted then the alternate trigger process restarts by converting the injected channels of the master ADC in the group.

Figure 283. Alternate trigger: injected group of each ADC

Timing diagram showing the sequence of events for Master and Slave ADCs in injected discontinuous mode. The diagram illustrates four trigger events (1st, 2nd, 3rd, 4th) and the corresponding conversion phases (Sampling and Conversion) for both ADCs. Interrupts (JEOC and JEOS) are shown occurring at the end of each conversion sequence. A legend indicates that grey boxes represent Sampling and white boxes represent Conversion.

The diagram illustrates the timing of injected conversions for a Master ADC and a Slave ADC. The sequence starts with the 1st trigger, which initiates conversions on the Master ADC. The 2nd trigger initiates conversions on the Slave ADC. The 3rd trigger restarts the Master ADC conversions, and the 4th trigger restarts the Slave ADC conversions. Each conversion consists of a Sampling phase (grey box) followed by a Conversion phase (white box). Interrupts are generated as follows:

A legend at the bottom left shows a grey box for 'Sampling' and a white box for 'Conversion'. The diagram is labeled 'ai16059-m' in the bottom right corner.

Timing diagram showing the sequence of events for Master and Slave ADCs in injected discontinuous mode. The diagram illustrates four trigger events (1st, 2nd, 3rd, 4th) and the corresponding conversion phases (Sampling and Conversion) for both ADCs. Interrupts (JEOC and JEOS) are shown occurring at the end of each conversion sequence. A legend indicates that grey boxes represent Sampling and white boxes represent Conversion.

Note: Regular conversions can be enabled on one or all ADCs. In this case the regular conversions are independent of each other. A regular conversion is interrupted when the ADC has to perform an injected conversion. It is resumed when the injected conversion is finished.

The time interval between 2 trigger events must be greater than or equal to 1 ADC clock period. The minimum time interval between 2 trigger events that start conversions on the same ADC is the same as in the single ADC mode.

Injected discontinuous mode enabled (JDISCEN = 1 for both ADC)

If the injected discontinuous mode is enabled for both master and slave ADCs:

A JEOS interrupt, if enabled, is generated after all injected channels of the master ADC in the group have been converted.

A JEOS interrupt, if enabled, is generated after all injected channels of the slave ADC in the group have been converted.

JEOC interrupts, if enabled, can also be generated after each injected conversions.

If another external trigger occurs after all injected channels in the group have been converted then the alternate trigger process restarts.

Figure 284. Alternate trigger: 4 injected channels (each ADC) in discontinuous mode

Timing diagram showing the sequence of triggers and conversions for Master and Slave ADCs in discontinuous mode. The diagram shows 8 triggers alternating between Master and Slave ADCs. Each trigger initiates a conversion sequence. JEOC (End of Conversion) and JEOS (End of Sequence) interrupts are generated after each conversion and sequence respectively. The legend indicates that grey boxes represent Sampling and white boxes represent Conversion.

The diagram illustrates the timing of injected discontinuous mode for two ADCs, MASTER ADC and SLAVE ADC. The sequence starts with the 1st trigger for the MASTER ADC, followed by the 2nd trigger for the SLAVE ADC, and so on, up to the 8th trigger. Each trigger initiates a conversion sequence. JEOC (End of Conversion) and JEOS (End of Sequence) interrupts are generated after each conversion and sequence respectively. The legend indicates that grey boxes represent Sampling and white boxes represent Conversion.

Timing diagram showing the sequence of triggers and conversions for Master and Slave ADCs in discontinuous mode. The diagram shows 8 triggers alternating between Master and Slave ADCs. Each trigger initiates a conversion sequence. JEOC (End of Conversion) and JEOS (End of Sequence) interrupts are generated after each conversion and sequence respectively. The legend indicates that grey boxes represent Sampling and white boxes represent Conversion.

Combined regular/injected simultaneous mode

This mode is selected by programming bits DUAL[4:0] = 00001.

It is possible to interrupt the simultaneous conversion of a regular group to start the simultaneous conversion of an injected group.

Note: In combined regular/injected simultaneous mode, one must convert sequences with the same length or ensure that the interval between triggers is longer than the long conversion time of the 2 sequences. Otherwise, the ADC with the shortest sequence may restart while the ADC with the longest sequence is completing the previous conversions.

Combined regular simultaneous + alternate trigger mode

This mode is selected by programming bits DUAL[4:0] = 00010.

It is possible to interrupt the simultaneous conversion of a regular group to start the alternate trigger conversion of an injected group. Figure 285 shows the behavior of an alternate trigger interrupting a simultaneous regular conversion.

The injected alternate conversion is immediately started after the injected event. If a regular conversion is already running, in order to ensure synchronization after the injected conversion, the regular conversion of all (master/slave) ADCs is stopped and resumed synchronously at the end of the injected conversion.

Note: In combined regular simultaneous + alternate trigger mode, one must convert sequences with the same length or ensure that the interval between triggers is longer than the long conversion time of the 2 sequences. Otherwise, the ADC with the shortest sequence may restart while the ADC with the longest sequence is completing the previous conversions.

Figure 285. Alternate + regular simultaneous

Timing diagram for Figure 285 showing ADC MASTER and ADC SLAVE regular and injected sequences. The diagram shows two triggers: the 1st trigger occurs during an injected conversion (CH1) of the master, and the 2nd trigger occurs during an injected conversion (CH1) of the slave. The text 'synchronization not lost' is present.

The diagram illustrates the timing of ADC MASTER and ADC SLAVE in alternate + regular simultaneous mode. The top row shows ADC MASTER reg with sequences CH1-CH2-CH3, CH3-CH4, and CH4-CH5. The second row shows ADC MASTER inj with a single injected conversion CH1. The third row shows ADC SLAVE reg with sequences CH4-CH6-CH7, CH7-CH8, and CH8-CH9. The bottom row shows ADC SLAVE inj with a single injected conversion CH1. The 1st trigger occurs during the CH1 injected conversion of the master. The 2nd trigger occurs during the CH1 injected conversion of the slave. The text 'synchronization not lost' is present near the slave's injected conversion.

Timing diagram for Figure 285 showing ADC MASTER and ADC SLAVE regular and injected sequences. The diagram shows two triggers: the 1st trigger occurs during an injected conversion (CH1) of the master, and the 2nd trigger occurs during an injected conversion (CH1) of the slave. The text 'synchronization not lost' is present.

If a trigger occurs during an injected conversion that has interrupted a regular conversion, the alternate trigger is served. Figure 286 shows the behavior in this case (note that the 6th trigger is ignored because the associated alternate conversion is not complete).

Figure 286. Case of trigger occurring during injected conversion

Timing diagram for Figure 286 showing ADC MASTER and ADC SLAVE regular and injected sequences. The diagram shows multiple triggers (1st, 2nd, 3rd, 4th, 5th, 6th) occurring during injected conversions. The 6th trigger is ignored because the associated alternate conversion is not complete.

The diagram illustrates the timing of ADC MASTER and ADC SLAVE in combined regular simultaneous + alternate trigger mode. The top row shows ADC MASTER reg with sequences CH1-CH2-CH3, CH3-CH4, CH4-CH5, and CH5-CH6. The second row shows ADC MASTER inj with injected conversions CH14. The third row shows ADC SLAVE reg with sequences CH7-CH8-CH9, CH9-CH10, CH10-CH11, and CH11-CH12. The bottom row shows ADC SLAVE inj with injected conversions CH15. The 1st trigger occurs during the CH14 injected conversion of the master. The 2nd trigger occurs during the CH15 injected conversion of the slave. The 3rd trigger occurs during the CH14 injected conversion of the master. The 4th trigger occurs during the CH15 injected conversion of the slave. The 5th trigger occurs during the CH14 injected conversion of the master. The 6th trigger occurs during the CH15 injected conversion of the slave, but is ignored because the associated alternate conversion is not complete.

Timing diagram for Figure 286 showing ADC MASTER and ADC SLAVE regular and injected sequences. The diagram shows multiple triggers (1st, 2nd, 3rd, 4th, 5th, 6th) occurring during injected conversions. The 6th trigger is ignored because the associated alternate conversion is not complete.

Combined injected simultaneous plus interleaved

This mode is selected by programming bits DUAL[4:0] = 00011

It is possible to interrupt an interleaved conversion with a simultaneous injected event.

In this case the interleaved conversion is interrupted immediately and the simultaneous injected conversion starts. At the end of the injected sequence the interleaved conversion is resumed. When the interleaved regular conversion resumes, the first regular conversion which is performed is always the master's one. Figure 287, Figure 288 and Figure 289 show the behavior using an example.

Caution: In this mode, it is mandatory to use the Common Data Register to read the regular data with a single read access. On the contrary, master-slave data coherency is not guaranteed.

Figure 287. Interleaved single channel CH0 with injected sequence CH11, CH12

Timing diagram for Figure 287 showing interleaved single channel CH0 with injected sequence CH11, CH12. It illustrates ADC1 (master) and ADC2 (slave) conversion sequences, sampling, and conversion phases. An injected trigger interrupts the master sequence, causing conversions to be aborted and then resumed after the injected sequence completes. A legend defines Sampling and Conversion phases.

The diagram shows two ADCs, ADC1 (master) and ADC2 (slave), performing interleaved conversions. ADC1 is configured for single channel CH0, while ADC2 is configured for an injected sequence of CH11 and CH12. The timeline shows sampling and conversion phases. When an injected trigger occurs, the current conversions are aborted. After the injected sequence (CH11, CH12) completes, the master sequence (CH0) resumes from the beginning. A legend indicates that light gray represents Sampling and dark gray represents Conversion.

Legend:
Sampling (light gray)
Conversion (dark gray)

MS34461V1

Timing diagram for Figure 287 showing interleaved single channel CH0 with injected sequence CH11, CH12. It illustrates ADC1 (master) and ADC2 (slave) conversion sequences, sampling, and conversion phases. An injected trigger interrupts the master sequence, causing conversions to be aborted and then resumed after the injected sequence completes. A legend defines Sampling and Conversion phases.

Figure 288. Two Interleaved channels (CH1, CH2) with injected sequence CH11, CH12 - case 1: Master interrupted first

Timing diagram for Figure 288, case 1: Master interrupted first. It shows ADC1 (master) and ADC2 (slave) interleaved channels CH1 and CH2. When an injected trigger occurs, the master's conversion is aborted, but the slave's conversion continues. After the injected sequence, the master resumes while the slave continues its sequence. A legend defines Sampling and Conversion phases.

This diagram illustrates Case 1 where the master is interrupted first. ADC1 (master) and ADC2 (slave) are interleaved on channels CH1 and CH2 respectively. When an injected trigger occurs, the master's conversion is aborted, but the slave's conversion continues. After the injected sequence (CH11, CH12) completes, the master resumes its sequence from the beginning, while the slave continues its interleaved sequence. A legend indicates that light gray represents Sampling and dark gray represents Conversion.

Legend:
Sampling (light gray)
Conversion (dark gray)

MS34462V1

Timing diagram for Figure 288, case 1: Master interrupted first. It shows ADC1 (master) and ADC2 (slave) interleaved channels CH1 and CH2. When an injected trigger occurs, the master's conversion is aborted, but the slave's conversion continues. After the injected sequence, the master resumes while the slave continues its sequence. A legend defines Sampling and Conversion phases.

Figure 289. Two Interleaved channels (CH1, CH2) with injected sequence CH11, CH12 - case 2: Slave interrupted first

Timing diagram for Figure 289, case 2: Slave interrupted first. It shows ADC1 (master) and ADC2 (slave) interleaved channels CH1 and CH2. When an injected trigger occurs, the slave's conversion is aborted, but the master's conversion continues. After the injected sequence, the slave resumes while the master continues its sequence. A legend defines Sampling and Conversion phases.

This diagram illustrates Case 2 where the slave is interrupted first. ADC1 (master) and ADC2 (slave) are interleaved on channels CH1 and CH2 respectively. When an injected trigger occurs, the slave's conversion is aborted, but the master's conversion continues. After the injected sequence (CH11, CH12) completes, the slave resumes its sequence from the beginning, while the master continues its interleaved sequence. A legend indicates that light gray represents Sampling and dark gray represents Conversion.

Legend:
Sampling (light gray)
Conversion (dark gray)

MS34463V2

Timing diagram for Figure 289, case 2: Slave interrupted first. It shows ADC1 (master) and ADC2 (slave) interleaved channels CH1 and CH2. When an injected trigger occurs, the slave's conversion is aborted, but the master's conversion continues. After the injected sequence, the slave resumes while the master continues its sequence. A legend defines Sampling and Conversion phases.

DMA requests in dual ADC mode

In all dual ADC modes, it is possible to use two DMA channels (one for the master, one for the slave) to transfer the data, like in single mode (refer to Figure 290: DMA Requests in regular simultaneous mode when MDMA = 0b00 ).

Figure 290. DMA Requests in regular simultaneous mode when MDMA = 0b00

Timing diagram showing DMA requests in regular simultaneous mode when MDMA = 0b00. The diagram illustrates the sequence of events for two ADCs (Master and Slave) triggered by a common 'Trigger' signal. The Master ADC (CH1) and Slave ADC (CH2) both perform a conversion. The Master ADC generates an EOC (End of Conversion) signal, which triggers a DMA request from the Master ADC. The Slave ADC generates an EOC signal, which triggers a DMA request from the Slave ADC. The DMA controller then reads the data from the Master ADC's DR (Data Register) and the Slave ADC's DR. The diagram shows two instances of this sequence. The configuration is such that each sequence contains only one conversion.

Configuration where each sequence contains only one conversion

MSV31032V2

Timing diagram showing DMA requests in regular simultaneous mode when MDMA = 0b00. The diagram illustrates the sequence of events for two ADCs (Master and Slave) triggered by a common 'Trigger' signal. The Master ADC (CH1) and Slave ADC (CH2) both perform a conversion. The Master ADC generates an EOC (End of Conversion) signal, which triggers a DMA request from the Master ADC. The Slave ADC generates an EOC signal, which triggers a DMA request from the Slave ADC. The DMA controller then reads the data from the Master ADC's DR (Data Register) and the Slave ADC's DR. The diagram shows two instances of this sequence. The configuration is such that each sequence contains only one conversion.

In simultaneous regular and interleaved modes, it is also possible to save one DMA channel and transfer both data using a single DMA channel. For this MDMA bits must be configured in the ADC_CCR register:

Example:

Interleaved dual mode: a DMA request is generated each time 2 data items are available:

1st DMA request: \( ADC\_CDR[31:0] = SLV\_ADC\_DR[15:0] \mid MST\_ADC\_DR[15:0] \)

2nd DMA request: \( ADC\_CDR[31:0] = SLV\_ADC\_DR[15:0] \mid MST\_ADC\_DR[15:0] \)

Figure 291. DMA requests in regular simultaneous mode when MDMA = 0b10

Timing diagram for regular simultaneous mode. It shows two sequences of conversions. In each sequence, a 'Trigger' signal starts the conversion of 'CH1' on the ADC Master regular line. Shortly after, the 'ADC Master EOC' (End of Conversion) signal pulses. Simultaneously with the EOC pulse, the 'ADC Slave regular' line starts converting 'CH2'. The 'ADC Slave EOC' signal pulses after the slave conversion. The 'DMA request from ADC Master' line pulses when the master EOC occurs. The 'DMA request from ADC Slave' line is shown as a flat line, indicating no request. A caption at the bottom states: 'Configuration where each sequence contains only one conversion'. A reference code 'MSV31033V3' is in the bottom right.

Configuration where each sequence contains only one conversion

MSV31033V3

Timing diagram for regular simultaneous mode. It shows two sequences of conversions. In each sequence, a 'Trigger' signal starts the conversion of 'CH1' on the ADC Master regular line. Shortly after, the 'ADC Master EOC' (End of Conversion) signal pulses. Simultaneously with the EOC pulse, the 'ADC Slave regular' line starts converting 'CH2'. The 'ADC Slave EOC' signal pulses after the slave conversion. The 'DMA request from ADC Master' line pulses when the master EOC occurs. The 'DMA request from ADC Slave' line is shown as a flat line, indicating no request. A caption at the bottom states: 'Configuration where each sequence contains only one conversion'. A reference code 'MSV31033V3' is in the bottom right.

Figure 292. DMA requests in interleaved mode when MDMA = 0b10

Timing diagram for interleaved mode. It shows two sequences. The first sequence has three triggers. Each trigger starts a 'CH1' conversion on the ADC Master regular line. After each 'CH1' conversion, there is a 'Delay' period, then the 'ADC Master EOC' pulses, followed by the start of a 'CH2' conversion on the ADC Slave regular line. The 'DMA request from ADC Master' line pulses with each master EOC. The 'DMA request from ADC Slave' line is flat. The second sequence shows two triggers, with 'CH1' conversions and 'Delay' periods, followed by 'CH2' conversions on the slave line. A caption at the bottom states: 'Configuration where each sequence contains only one conversion'. A reference code 'MSV31034V2' is in the bottom right.

Configuration where each sequence contains only one conversion

MSV31034V2

Timing diagram for interleaved mode. It shows two sequences. The first sequence has three triggers. Each trigger starts a 'CH1' conversion on the ADC Master regular line. After each 'CH1' conversion, there is a 'Delay' period, then the 'ADC Master EOC' pulses, followed by the start of a 'CH2' conversion on the ADC Slave regular line. The 'DMA request from ADC Master' line pulses with each master EOC. The 'DMA request from ADC Slave' line is flat. The second sequence shows two triggers, with 'CH1' conversions and 'Delay' periods, followed by 'CH2' conversions on the slave line. A caption at the bottom states: 'Configuration where each sequence contains only one conversion'. A reference code 'MSV31034V2' is in the bottom right.

Note: When using MDMA mode, the user must take care to configure properly the duration of the master and slave conversions so that a DMA request is generated and served for reading both data (master + slave) before a new conversion is available.

This mode is used in interleaved and regular simultaneous mode when resolution is 6-bit or when resolution is 8-bit and data is not signed (offsets must be disabled for all the involved channels).

Example:

Interleaved dual mode: a DMA request is generated each time 2 data items are available:

1st DMA request: ADC_CDR[15:0] = SLV_ADC_DR[7:0] | MST_ADC_DR[7:0]

2nd DMA request: ADC_CDR[15:0] = SLV_ADC_DR[7:0] | MST_ADC_DR[7:0]

Overrun detection

In dual ADC mode (when DUAL[4:0] is not equal to b00000), if an overrun is detected on one of the ADCs, the DMA requests are no longer issued to ensure that all the data transferred to the RAM are valid (this behavior occurs whatever the MDMA configuration). It may happen that the EOC bit corresponding to one ADC remains set because the data register of this ADC contains valid data.

DMA one shot mode/ DMA circular mode when MDMA mode is selected

When MDMA mode is selected (0b10 or 0b11), bit DMACFG of the ADC_CCR register must also be configured to select between DMA one shot mode and circular mode, as explained in section Section : Managing conversions using the DMA (bits DMACFG of master and slave ADC_CFGR are not relevant).

Stopping the conversions in dual ADC modes

The user must set the control bits ADSTP/JADSTP of the master ADC to stop the conversions of both ADC in dual ADC mode. The other ADSTP control bit of the slave ADC has no effect in dual ADC mode.

Once both ADC are effectively stopped, the bits ADSTART/JADSTART of the master and slave ADCs are both cleared by hardware.

27.4.32 Temperature sensor

The temperature sensor can be used to measure the junction temperature (Tj) of the device.

The temperature sensor is internally connected to the ADC input channels which are used to convert the sensor output voltage to a digital value (see Table: ADC interconnection in Section 27.4.2: ADC pins and internal signals for more details). When not in use, the sensor can be put in power down mode. It support the temperature range –40 to 125 °C.

Figure 293 shows the block diagram of connections between the temperature sensor and the ADC.

The temperature sensor output voltage changes linearly with temperature. The offset of this line varies from chip to chip due to process variation (up to 45 °C from one chip to another).

The uncalibrated internal temperature sensor is more suited for applications that detect temperature variations instead of absolute temperatures. To improve the accuracy of the temperature sensor measurement, calibration values are stored in system memory for each device by ST during production.

During the manufacturing process, the calibration data of the temperature sensor and the internal voltage reference are stored in the system memory area. The user application can then read them and use them to improve the accuracy of the temperature sensor or the internal reference (refer to the datasheet for additional information).

The temperature sensor is internally connected to the ADC input channel which is used to convert the sensor's output voltage to a digital value. Refer to the electrical characteristics section of the device datasheet for the sampling time value to be applied when converting the internal temperature sensor.

When not in use, the sensor can be put in power-down mode.

Figure 293 shows the block diagram of the temperature sensor.

Figure 293. Temperature sensor channel block diagram

Block diagram of the temperature sensor channel. A 'Temperature sensor' block is connected to a multiplexer. The multiplexer output is labeled V_SENSE and is connected to the 'ADC input' of an 'ADCx' block. A 'TSEN control bit' is input to the multiplexer. The 'ADCx' block outputs 'Converted data' to an 'Address/data bus' block. The diagram is labeled MSv62477V1.
graph LR; TS[Temperature sensor] -- V_SENSE --> ADCx[ADCx]; TSEN[TSEN control bit] --> MUX; TS --> MUX; MUX -- V_SENSE --> ADCx; ADCx -- "Converted data" --> Bus[Address/data bus];
Block diagram of the temperature sensor channel. A 'Temperature sensor' block is connected to a multiplexer. The multiplexer output is labeled V_SENSE and is connected to the 'ADC input' of an 'ADCx' block. A 'TSEN control bit' is input to the multiplexer. The 'ADCx' block outputs 'Converted data' to an 'Address/data bus' block. The diagram is labeled MSv62477V1.

Reading the temperature

To use the sensor:

  1. 1. Select the ADC input channels that is connected to \( V_{\text{SENSE}} \) .
  2. 2. Program with the appropriate sampling time (refer to electrical characteristics section of the device datasheet).
  3. 3. Set the bit in the ADC_CCR register to wake up the temperature sensor from power-down mode.
  4. 4. Start the ADC conversion.
  5. 5. Read the resulting \( V_{\text{SENSE}} \) data in the ADC data register.
  6. 6. Calculate the actual temperature using the following formula:

\[ \text{Temperature (in } ^\circ\text{C)} = \frac{\text{TS\_CAL2\_TEMP} - \text{TS\_CAL1\_TEMP}}{\text{TS\_CAL2} - \text{TS\_CAL1}} \times (\text{TS\_DATA} - \text{TS\_CAL1}) + \text{TS\_CAL1\_TEMP} \]

where:

Refer to the device datasheet for more information about TS_CAL1 and TS_CAL2 calibration points.

Note: The sensor has a startup time after waking from power-down mode before it can output V SENSE at the correct level. The ADC also has a startup time after power-on, so to minimize the delay, the ADEN and bits should be set at the same time.

27.4.33 V BAT supply monitoring

The VBATEN bit in the ADC_CCR register is used to switch to the battery voltage. As the V BAT voltage could be higher than V DDA , to ensure the correct operation of the ADC, the V BAT pin is internally connected to a bridge divider by 4. This bridge is automatically enabled when VBATEN is set, to connect V BAT /4 to the ADC input channels (see Table: ADC interconnection in Section 27.4.2: ADC pins and internal signals for more details). As a consequence, the converted digital value is one third of the V BAT voltage. To prevent any unwanted consumption on the battery, it is recommended to enable the bridge divider only when needed, for ADC conversion.

Refer to the electrical characteristics of the device datasheet for the sampling time value to be applied when converting the V BAT /4 voltage.

Figure 294 shows the block diagram of the V BAT sensing feature.

Figure 294.\( V_{BAT} \) channel block diagram Figure 294. VBAT channel block diagram

The diagram shows a switch connected to a \( V_{BAT} \) source. The switch is controlled by the \( V_{BATEN} \) control bit. The output of the switch is connected to a voltage divider consisting of two resistors in series, with the midpoint labeled \( V_{BAT}/4 \) . This midpoint is connected to a multiplexer. The output of the multiplexer is connected to the \( ADC \) input of an \( ADCx \) block. The \( ADCx \) block is connected to an Address/data bus. The bottom of the voltage divider is connected to ground. The diagram is labeled MSv41032V5.

Figure 294. VBAT channel block diagram
  1. 1. The \( V_{BATEN} \) bit must be set to enable the conversion of internal channel for \( V_{BAT}/4 \) .

27.4.34 Monitoring the internal voltage reference

It is possible to monitor the internal voltage reference ( \( V_{REFINT} \) ) to have a reference point for evaluating the \( ADC V_{REF+} \) voltage level.

Refer to Table: ADC interconnection in Section 27.4.2: ADC pins and internal signals for details on the \( ADC \) input channels to which the internal voltage reference is internally connected.

Refer to the electrical characteristics section of the product datasheet for the sampling time value to be applied when converting the internal voltage reference voltage.

Figure 295 shows the block diagram of the \( V_{REFINT} \) sensing feature.

Figure 295.\( V_{REFINT} \) channel block diagram Figure 295. VREFINT channel block diagram

The diagram shows an Internal power block outputting \( V_{REFINT} \) . This output is connected to a multiplexer. The multiplexer is controlled by the \( V_{REFEN} \) control bit. The output of the multiplexer is connected to the \( ADC \) input of an \( ADCx \) block. The diagram is labeled MSv34467V5.

Figure 295. VREFINT channel block diagram
  1. 1. The \( V_{REFEN} \) bit into \( ADC\_CCR \) register must be set to enable the conversion of internal channels ( \( V_{REFINT} \) ).

Calculating the actual \( V_{REF+} \) voltage using the internal reference voltage

\( V_{REF+} \) voltage may be subject to variations or not precisely known. The embedded internal reference voltage \( V_{REFINT} \) and its calibration data acquired by the ADC during the manufacturing process at \( V_{REF+\_charac} \) can be used to evaluate the actual \( V_{REF+} \) voltage level.

The following formula gives the actual \( V_{REF+} \) voltage supplying the device:

\[ V_{REF+} = V_{REF+\_Charac} \times VREFINT\_CAL / VREFINT\_DATA \]

Where:

Converting a supply-relative ADC measurement to an absolute voltage value

The ADC is designed to deliver a digital value corresponding to the ratio between \( V_{REF+} \) and the voltage applied on the converted channel.

For applications where \( V_{REF+} \) value is unknown and ADC converted values are right-aligned. In this case, it is necessary to convert this ratio into a voltage independent from \( V_{REF+} \) :

\[ V_{CHANNELx} = \frac{V_{REF+}}{FULL\_SCALE} \times ADC\_DATA \]

By replacing \( V_{REF+} \) by the formula provided above, the absolute voltage value is given by the following formula

\[ V_{CHANNELx} = \frac{V_{REF+\_Charac} \times VREFINT\_CAL \times ADC\_DATA}{VREFINT\_DATA \times FULL\_SCALE} \]

Where:

Note: If ADC measurements are done using an output format other than 12-bit right-aligned, all the parameters must first be converted to a compatible format before the calculation is done.

27.4.35 Monitoring the supply voltage

ADC2 is connected to the internal supply voltage. To use the ADC to measure this voltage, enable the connection through ADC option register.

27.5 ADC in low-power modes

Table 239. Effect of low-power modes on the ADC

ModeDescription
SleepNo effect.
DMA requests are functional.
ADC interrupts cause the device to exit from Sleep mode.
StopThe ADC peripheral is not operational.
Prior to entering this mode, it is recommended to disable the ADC.
StandbyThe ADC peripheral is powered down and must be reinitialized after exiting from Standby mode.

27.6 ADC interrupts

For each ADC, an interrupt can be generated:

Separate interrupt enable bits are available for flexibility.

Table 240. ADC interrupts

Interrupt vectorInterrupt eventEvent flagEnable Control bitInterrupt clear methodExit from Sleep modeExit from Stop, Standby mode
ADCADC readyADRDYADRDYIESet by hardware and cleared by softwareYesNo
End of conversion of a regular groupEOCEOCIE
End of conversion sequence of a regular groupEOSEOSIE
End of conversion of an injected groupJEOCJEOCIE
End of conversion sequence of an injected groupJEOSJEOSIE
Analog watchdog 1 status bit is setAWD1AWD1IE
Analog watchdog 2 status bit is setAWD2AWD2IE
Analog watchdog 3 status bit is setAWD3AWD3IE
End of sampling phaseEOSMPEOSMPIE
OverrunOVROVRIE
Injected context queue overflowsJQOVFJQOVFIE

27.7 ADC registers (for each ADC)

Refer to Section 1.2 on page 120 for a list of abbreviations used in register descriptions.

27.7.1 ADC interrupt and status register (ADC_ISR)

Address offset: 0x00

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
1514131211109876543210
Res.Res.Res.Res.Res.JQOVFAWD3AWD2AWD1JEOSJEOCOVREOSEOCEOSMPADRDY
rc_w1rc_w1rc_w1rc_w1rc_w1rc_w1rc_w1rc_w1rc_w1rc_w1rc_w1

Bits 31:11 Reserved, must be kept at reset value.

Bit 10 JQOVF: Injected context queue overflow

This bit is set by hardware when an Overflow of the Injected Queue of Context occurs. It is cleared by software writing 1 to it. Refer to Section 27.4.21: Queue of context for injected conversions for more information.

0: No injected context queue overflow occurred (or the flag event was already acknowledged and cleared by software)

1: Injected context queue overflow has occurred

Bit 9 AWD3: Analog watchdog 3 flag

This bit is set by hardware when the converted voltage crosses the values programmed in the fields LT3[7:0] and HT3[7:0] of ADC_TR3 register. It is cleared by software writing 1 to it.

0: No analog watchdog 3 event occurred (or the flag event was already acknowledged and cleared by software)

1: Analog watchdog 3 event occurred

Bit 8 AWD2: Analog watchdog 2 flag

This bit is set by hardware when the converted voltage crosses the values programmed in the fields LT2[7:0] and HT2[7:0] of ADC_TR2 register. It is cleared by software writing 1 to it.

0: No analog watchdog 2 event occurred (or the flag event was already acknowledged and cleared by software)

1: Analog watchdog 2 event occurred

Bit 7 AWD1: Analog watchdog 1 flag

This bit is set by hardware when the converted voltage crosses the values programmed in the fields LT1[11:0] and HT1[11:0] of ADC_TR1 register. It is cleared by software writing 1 to it.

0: No analog watchdog 1 event occurred (or the flag event was already acknowledged and cleared by software)

1: Analog watchdog 1 event occurred

Bit 6 JEOS: Injected channel end of sequence flag

This bit is set by hardware at the end of the conversions of all injected channels in the group. It is cleared by software writing 1 to it.

0: Injected conversion sequence not complete (or the flag event was already acknowledged and cleared by software)

1: Injected conversions complete

Bit 5 JEOC: Injected channel end of conversion flag

This bit is set by hardware at the end of each injected conversion of a channel when a new data is available in the corresponding ADC_JDRy register. It is cleared by software writing 1 to it or by reading the corresponding ADC_JDRy register

0: Injected channel conversion not complete (or the flag event was already acknowledged and cleared by software)

1: Injected channel conversion complete

Bit 4 OVR: ADC overrun

This bit is set by hardware when an overrun occurs on a regular channel, meaning that a new conversion has completed while the EOC flag was already set. It is cleared by software writing 1 to it.

0: No overrun occurred (or the flag event was already acknowledged and cleared by software)

1: Overrun has occurred

Bit 3 EOS: End of regular sequence flag

This bit is set by hardware at the end of the conversions of a regular sequence of channels. It is cleared by software writing 1 to it.

0: Regular Conversions sequence not complete (or the flag event was already acknowledged and cleared by software)

1: Regular Conversions sequence complete

Bit 2 EOC: End of conversion flag

This bit is set by hardware at the end of each regular conversion of a channel when a new data is available in the ADC_DR register. It is cleared by software writing 1 to it or by reading the ADC_DR register

0: Regular channel conversion not complete (or the flag event was already acknowledged and cleared by software)

1: Regular channel conversion complete

Bit 1 EOSMP: End of sampling flag

This bit is set by hardware during the conversion of any channel (only for regular channels), at the end of the sampling phase.

0: not at the end of the sampling phase (or the flag event was already acknowledged and cleared by software)

1: End of sampling phase reached

Bit 0 ADRDY: ADC ready

This bit is set by hardware after the ADC has been enabled (ADEN = 1) and when the ADC reaches a state where it is ready to accept conversion requests.

It is cleared by software writing 1 to it.

0: ADC not yet ready to start conversion (or the flag event was already acknowledged and cleared by software)

1: ADC is ready to start conversion

27.7.2 ADC interrupt enable register (ADC_IER)

Address offset: 0x04

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
1514131211109876543210
Res.Res.Res.Res.Res.JQOVFIEAWD3IEAWD2IEAWD1IEJEOSIEJEOCIEOVRIEEOSIEEOCIEEOSMP
IE
ADRDI
IE
rwrwrwrwrwrwrwrwrwrwrw

Bits 31:11 Reserved, must be kept at reset value.

Bit 10 JQOVFIE: Injected context queue overflow interrupt enable

This bit is set and cleared by software to enable/disable the Injected Context Queue Overflow interrupt.

0: Injected Context Queue Overflow interrupt disabled

1: Injected Context Queue Overflow interrupt enabled. An interrupt is generated when the JQOVF bit is set.

Note: The software is allowed to write this bit only when JADSTART = 0 (which ensures that no injected conversion is ongoing).

Bit 9 AWD3IE: Analog watchdog 3 interrupt enable

This bit is set and cleared by software to enable/disable the analog watchdog 2 interrupt.

0: Analog watchdog 3 interrupt disabled

1: Analog watchdog 3 interrupt enabled

Note: The software is allowed to write this bit only when ADSTART = 0 and JADSTART = 0 (which ensures that no conversion is ongoing).

Bit 8 AWD2IE: Analog watchdog 2 interrupt enable

This bit is set and cleared by software to enable/disable the analog watchdog 2 interrupt.

0: Analog watchdog 2 interrupt disabled

1: Analog watchdog 2 interrupt enabled

Note: The software is allowed to write this bit only when ADSTART = 0 and JADSTART = 0 (which ensures that no conversion is ongoing).

Bit 7 AWD1IE: Analog watchdog 1 interrupt enable

This bit is set and cleared by software to enable/disable the analog watchdog 1 interrupt.

0: Analog watchdog 1 interrupt disabled

1: Analog watchdog 1 interrupt enabled

Note: The software is allowed to write this bit only when ADSTART = 0 and JADSTART = 0 (which ensures that no conversion is ongoing).

Bit 6 JEOSIE: End of injected sequence of conversions interrupt enable

This bit is set and cleared by software to enable/disable the end of injected sequence of conversions interrupt.

0: JEOS interrupt disabled

1: JEOS interrupt enabled. An interrupt is generated when the JEOS bit is set.

Note: The software is allowed to write this bit only when JADSTART = 0 (which ensures that no injected conversion is ongoing).

Bit 5 JEOCIE: End of injected conversion interrupt enable

This bit is set and cleared by software to enable/disable the end of an injected conversion interrupt.

0: JEOC interrupt disabled.

1: JEOC interrupt enabled. An interrupt is generated when the JEOC bit is set.

Note: The software is allowed to write this bit only when JADSTART = 0 (which ensures that no injected conversion is ongoing).

Bit 4 OVRRIE: Overrun interrupt enable

This bit is set and cleared by software to enable/disable the Overrun interrupt of a regular conversion.

0: Overrun interrupt disabled

1: Overrun interrupt enabled. An interrupt is generated when the OVR bit is set.

Note: The software is allowed to write this bit only when ADSTART = 0 (which ensures that no regular conversion is ongoing).

Bit 3 EOSIE: End of regular sequence of conversions interrupt enable

This bit is set and cleared by software to enable/disable the end of regular sequence of conversions interrupt.

0: EOS interrupt disabled

1: EOS interrupt enabled. An interrupt is generated when the EOS bit is set.

Note: The software is allowed to write this bit only when ADSTART = 0 (which ensures that no regular conversion is ongoing).

Bit 2 EOCIE: End of regular conversion interrupt enable

This bit is set and cleared by software to enable/disable the end of a regular conversion interrupt.

0: EOC interrupt disabled.

1: EOC interrupt enabled. An interrupt is generated when the EOC bit is set.

Note: The software is allowed to write this bit only when ADSTART = 0 (which ensures that no regular conversion is ongoing).

Bit 1 EOSMPIE: End of sampling flag interrupt enable for regular conversions

This bit is set and cleared by software to enable/disable the end of the sampling phase interrupt for regular conversions.

0: EOSMP interrupt disabled.

1: EOSMP interrupt enabled. An interrupt is generated when the EOSMP bit is set.

Note: The software is allowed to write this bit only when ADSTART = 0 (which ensures that no regular conversion is ongoing).

Bit 0 ADRDYIE: ADC ready interrupt enable

This bit is set and cleared by software to enable/disable the ADC Ready interrupt.

0: ADRDY interrupt disabled

1: ADRDY interrupt enabled. An interrupt is generated when the ADRDY bit is set.

Note: The software is allowed to write this bit only when ADSTART = 0 and JADSTART = 0 (which ensures that no conversion is ongoing).

27.7.3 ADC control register (ADC_CR)

Address offset: 0x08

Reset value: 0x2000 0000

31302928272625242322212019181716
ADCALADCALDIFDEEPPWDADVRGENRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
rsrwrwrw
1514131211109876543210
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.JADSTPADSTPJADSTARTADSTARTADDISADEN
rsrsrsrsrsrs

Bit 31 ADCAL: ADC calibration

This bit is set by software to start the calibration of the ADC. Program first the bit ADCALDIF to determine if this calibration applies for single-ended or Differential inputs mode. It is cleared by hardware after calibration is complete.

0: Calibration complete

1: Write 1 to calibrate the ADC. Read at 1 means that a calibration in progress.

Note: The software is allowed to launch a calibration by setting ADCAL only when ADEN = 0. The software is allowed to update the calibration factor by writing ADC_CALFACT only when ADEN = 1 and ADSTART = 0 and JADSTART = 0 (ADC enabled and no conversion is ongoing)

Bit 30 ADCALDIF: Differential mode for calibration

This bit is set and cleared by software to configure the single-ended or Differential inputs mode for the calibration.

0: Writing ADCAL launches a calibration in single-ended inputs mode.

1: Writing ADCAL launches a calibration in Differential inputs mode.

Note: The software is allowed to write this bit only when the ADC is disabled and is not calibrating (ADCAL = 0, JADSTART = 0, JADSTP = 0, ADSTART = 0, ADSTP = 0, ADDIS = 0 and ADEN = 0).

Bit 29 DEEPPWD: Deep-power-down enable

This bit is set and cleared by software to put the ADC in Deep-power-down mode.

0: ADC not in Deep-power down

1: ADC in Deep-power-down (default reset state)

Note: The software is allowed to write this bit only when the ADC is disabled (ADCAL = 0, JADSTART = 0, JADSTP = 0, ADSTART = 0, ADSTP = 0, ADDIS = 0 and ADEN = 0).

Bit 28 ADVREGEN: ADC voltage regulator enable

This bit is set by software to enable the ADC voltage regulator.

Before performing any operation such as launching a calibration or enabling the ADC, the ADC voltage regulator must first be enabled and the software must wait for the regulator start-up time.

0: ADC Voltage regulator disabled

1: ADC Voltage regulator enabled.

For more details about the ADC voltage regulator enable and disable sequences, refer to Section 27.4.6: ADC Deep-power-down mode (DEEPPWD) and ADC voltage regulator (ADVREGEN) .

The software can program this bit field only when the ADC is disabled (ADCAL = 0, JADSTART = 0, ADSTART = 0, ADSTP = 0, ADDIS = 0 and ADEN = 0).

Bits 27:6 Reserved, must be kept at reset value.

Bit 5 JADSTP: ADC stop of injected conversion command

This bit is set by software to stop and discard an ongoing injected conversion (JADSTP Command).

It is cleared by hardware when the conversion is effectively discarded and the ADC injected sequence and triggers can be re-configured. The ADC is then ready to accept a new start of injected conversions (JADSTART command).

0: No ADC stop injected conversion command ongoing

1: Write 1 to stop injected conversions ongoing. Read 1 means that an ADSTP command is in progress.

Note: The software is allowed to set JADSTP only when JADSTART = 1 and ADDIS = 0 (ADC is enabled and eventually converting an injected conversion and there is no pending request to disable the ADC)

In auto-injection mode (JAUTO = 1), setting ADSTP bit aborts both regular and injected conversions (do not use JADSTP)

Bit 4 ADSTP: ADC stop of regular conversion command

This bit is set by software to stop and discard an ongoing regular conversion (ADSTP Command).

It is cleared by hardware when the conversion is effectively discarded and the ADC regular sequence and triggers can be re-configured. The ADC is then ready to accept a new start of regular conversions (ADSTART command).

0: No ADC stop regular conversion command ongoing

1: Write 1 to stop regular conversions ongoing. Read 1 means that an ADSTP command is in progress.

Note: The software is allowed to set ADSTP only when ADSTART = 1 and ADDIS = 0 (ADC is enabled and eventually converting a regular conversion and there is no pending request to disable the ADC).

In auto-injection mode (JAUTO = 1), setting ADSTP bit aborts both regular and injected conversions (do not use JADSTP).

Bit 3 JADSTART: ADC start of injected conversion

This bit is set by software to start ADC conversion of injected channels. Depending on the configuration bits JEXTEN, a conversion immediately starts (software trigger configuration) or once an injected hardware trigger event occurs (hardware trigger configuration).

It is cleared by hardware:

0: No ADC injected conversion is ongoing.

1: Write 1 to start injected conversions. Read 1 means that the ADC is operating and eventually converting an injected channel.

Note: The software is allowed to set JADSTART only when ADEN = 1 and ADDIS = 0 (ADC is enabled and there is no pending request to disable the ADC).

In auto-injection mode (JAUTO = 1), regular and auto-injected conversions are started by setting bit ADSTART (JADSTART must be kept cleared)

Bit 2 ADSTART: ADC start of regular conversion

This bit is set by software to start ADC conversion of regular channels. Depending on the configuration bits EXTEN, a conversion immediately starts (software trigger configuration) or once a regular hardware trigger event occurs (hardware trigger configuration).

It is cleared by hardware:

0: No ADC regular conversion is ongoing.

1: Write 1 to start regular conversions. Read 1 means that the ADC is operating and eventually converting a regular channel.

Note: The software is allowed to set ADSTART only when ADEN = 1 and ADDIS = 0 (ADC is enabled and there is no pending request to disable the ADC)

In auto-injection mode (JAUTO = 1), regular and auto-injected conversions are started by setting bit ADSTART (JADSTART must be kept cleared)

Bit 1 ADDIS: ADC disable command

This bit is set by software to disable the ADC (ADDIS command) and put it into power-down state (OFF state).

It is cleared by hardware once the ADC is effectively disabled (ADEN is also cleared by hardware at this time).

0: no ADDIS command ongoing

1: Write 1 to disable the ADC. Read 1 means that an ADDIS command is in progress.

Note: The software is allowed to set ADDIS only when ADEN = 1 and both ADSTART = 0 and JADSTART = 0 (which ensures that no conversion is ongoing)

Bit 0 ADEN : ADC enable control

This bit is set by software to enable the ADC. The ADC is effectively ready to operate once the flag ADRDY has been set.

It is cleared by hardware when the ADC is disabled, after the execution of the ADDIS command.

0: ADC is disabled (OFF state)

1: Write 1 to enable the ADC.

Note: The software is allowed to set ADEN only when all bits of ADC_CR registers are 0 (ADCAL = 0, JADSTART = 0, ADSTART = 0, ADSTP = 0, ADDIS = 0 and ADEN = 0) except for bit ADVREGEN which must be 1 (and the software must have wait for the startup time of the voltage regulator)

27.7.4 ADC configuration register (ADC_CFGR)

Address offset: 0x0C

Reset value: 0x8000 0000

31302928272625242322212019181716
JQDISAWD1CH[4:0]JAUTOJAWD1ENAWD1ENAWD1SGLJQMJDISCENDISCNUM[2:0]DISCEN
r/wr/wr/wr/wr/wr/wr/wr/wr/wr/wr/wr/wr/wr/wr/wr/w
1514131211109876543210
ALIGNAUTDLYCONTOVRMODEXTEN[1:0]EXTSEL4EXTSEL3EXTSEL2EXTSEL1EXTSEL0RES[1:0]ADCFCFGDMACFGDMAEN
r/wr/wr/wr/wr/wr/wr/wr/wr/wr/wr/wr/wr/wr/wr/wr/w

Bit 31 JQDIS : Injected queue disable

This bit is set and cleared by software to disable the injected queue mechanism:

0: Injected queue enabled

1: Injected queue disabled

Note: The software is allowed to write this bit only when ADSTART = 0 and JADSTART = 0 (which ensures that no regular nor injected conversion is ongoing).

A set or reset of JQDIS bit causes the injected queue to be flushed and the ADC_JSQR register is cleared.

Bits 30:26 AWD1CH[4:0] : Analog watchdog 1 channel selection

These bits are set and cleared by software. They select the input channel to be guarded by the analog watchdog.

00000: ADC analog input channel 0 monitored by AWD1

00001: ADC analog input channel 1 monitored by AWD1

....

10010: ADC analog input channel 18 monitored by AWD1

others: reserved, must not be used

Note: Some channels are not connected physically. Keep the corresponding AWD1CH[4:0] setting to the reset value.

The channel selected by AWD1CH must be also selected into the SQi or JSQi bits.

The software is allowed to write these bits only when ADSTART = 0 and JADSTART = 0 (which ensures that no conversion is ongoing).

Bit 25 JAUTO : Automatic injected group conversion

This bit is set and cleared by software to enable/disable automatic injected group conversion after regular group conversion.

0: Automatic injected group conversion disabled

1: Automatic injected group conversion enabled

Note: The software is allowed to write this bit only when ADSTART = 0 and JADSTART = 0 (which ensures that no regular nor injected conversion is ongoing).

When dual mode is enabled (DUAL bits in ADC_CCR register are not equal to zero), the bit JAUTO of the slave ADC is no more writable and its content is equal to the bit JAUTO of the master ADC.

Bit 24 JAWD1EN : Analog watchdog 1 enable on injected channels

This bit is set and cleared by software

0: Analog watchdog 1 disabled on injected channels

1: Analog watchdog 1 enabled on injected channels

Note: The software is allowed to write this bit only when JADSTART = 0 (which ensures that no injected conversion is ongoing).

Bit 23 AWD1EN : Analog watchdog 1 enable on regular channels

This bit is set and cleared by software

0: Analog watchdog 1 disabled on regular channels

1: Analog watchdog 1 enabled on regular channels

Note: The software is allowed to write this bit only when ADSTART = 0 (which ensures that no regular conversion is ongoing).

Bit 22 AWD1SGL : Enable the watchdog 1 on a single channel or on all channels

This bit is set and cleared by software to enable the analog watchdog on the channel identified by the AWD1CH[4:0] bits or on all the channels

0: Analog watchdog 1 enabled on all channels

1: Analog watchdog 1 enabled on a single channel

Note: The software is allowed to write these bits only when ADSTART = 0 and JADSTART = 0 (which ensures that no conversion is ongoing).

Bit 21 JQM : ADC_JSQR queue mode

This bit is set and cleared by software.

It defines how an empty Queue is managed.

0: ADC_JSQR mode 0: The Queue is never empty and maintains the last written configuration into ADC_JSQR.

1: ADC_JSQR mode 1: The Queue can be empty and when this occurs, the software and hardware triggers of the injected sequence are both internally disabled just after the completion of the last valid injected sequence.

Refer to Section 27.4.21: Queue of context for injected conversions for more information.

Note: The software is allowed to write this bit only when JADSTART = 0 (which ensures that no injected conversion is ongoing).

When dual mode is enabled (DUAL bits in ADC_CCR register are not equal to zero), the bit JQM of the slave ADC is no more writable and its content is equal to the bit JQM of the master ADC.

Bit 20 JDISCEN : Discontinuous mode on injected channels

This bit is set and cleared by software to enable/disable discontinuous mode on the injected channels of a group.

0: Discontinuous mode on injected channels disabled

1: Discontinuous mode on injected channels enabled

Note: The software is allowed to write this bit only when JADSTART = 0 (which ensures that no injected conversion is ongoing).

It is not possible to use both auto-injected mode and discontinuous mode simultaneously: the bits DISCEN and JDISCEN must be kept cleared by software when JAUTO is set.

When dual mode is enabled (bits DUAL of ADC_CCR register are not equal to zero), the bit JDISCEN of the slave ADC is no more writable and its content is equal to the bit JDISCEN of the master ADC.

Bits 19:17 DISCNUM[2:0] : Discontinuous mode channel count

These bits are written by software to define the number of regular channels to be converted in discontinuous mode, after receiving an external trigger.

000: 1 channel

001: 2 channels

...

111: 8 channels

Note: The software is allowed to write these bits only when ADSTART = 0 (which ensures that no regular conversion is ongoing).

When dual mode is enabled (DUAL bits in ADC_CCR register are not equal to zero), the bits DISCNUM[2:0] of the slave ADC are no more writable and their content is equal to the bits DISCNUM[2:0] of the master ADC.

Bit 16 DISCEN : Discontinuous mode for regular channels

This bit is set and cleared by software to enable/disable discontinuous mode for regular channels.

0: Discontinuous mode for regular channels disabled

1: Discontinuous mode for regular channels enabled

Note: It is not possible to have both discontinuous mode and continuous mode enabled: it is forbidden to set both DISCEN = 1 and CONT = 1.

It is not possible to use both auto-injected mode and discontinuous mode simultaneously: the bits DISCEN and JDISCEN must be kept cleared by software when JAUTO is set.

The software is allowed to write this bit only when ADSTART = 0 (which ensures that no regular conversion is ongoing).

When dual mode is enabled (DUAL bits in ADC_CCR register are not equal to zero), the bit DISCEN of the slave ADC is no more writable and its content is equal to the bit DISCEN of the master ADC.

Bit 15 ALIGN : Data alignment

This bit is set and cleared by software to select right or left alignment. Refer to Section : Data register, data alignment and offset (ADC_DR, OFFSET, OFFSET_CH, ALIGN) .

0: Right alignment

1: Left alignment

Note: The software is allowed to write this bit only when ADSTART = 0 and JADSTART = 0 (which ensures that no conversion is ongoing).

Bit 14 AUTDLY : Delayed conversion mode

This bit is set and cleared by software to enable/disable the Auto Delayed Conversion mode.

0: Auto-delayed conversion mode off

1: Auto-delayed conversion mode on

Note: The software is allowed to write this bit only when ADSTART = 0 and JADSTART = 0 (which ensures that no conversion is ongoing).

When dual mode is enabled (DUAL bits in ADC_CCR register are not equal to zero), the bit AUTDLY of the slave ADC is no more writable and its content is equal to the bit AUTDLY of the master ADC.

Bit 13 CONT : Single / continuous conversion mode for regular conversions

This bit is set and cleared by software. If it is set, regular conversion takes place continuously until it is cleared.

0: Single conversion mode

1: Continuous conversion mode

Note: It is not possible to have both discontinuous mode and continuous mode enabled: it is forbidden to set both DISCEN = 1 and CONT = 1.

The software is allowed to write this bit only when ADSTART = 0 (which ensures that no regular conversion is ongoing).

When dual mode is enabled (DUAL bits in ADC_CCR register are not equal to zero), the bit CONT of the slave ADC is no more writable and its content is equal to the bit CONT of the master ADC.

Bit 12 OVRMOD : Overrun mode

This bit is set and cleared by software and configure the way data overrun is managed.

0: ADC_DR register is preserved with the old data when an overrun is detected.

1: ADC_DR register is overwritten with the last conversion result when an overrun is detected.

Note: The software is allowed to write this bit only when ADSTART = 0 (which ensures that no regular conversion is ongoing).

Bits 11:10 EXTEN[1:0] : External trigger enable and polarity selection for regular channels

These bits are set and cleared by software to select the external trigger polarity and enable the trigger of a regular group.

00: Hardware trigger detection disabled (conversions can be launched by software)

01: Hardware trigger detection on the rising edge

10: Hardware trigger detection on the falling edge

11: Hardware trigger detection on both the rising and falling edges

Note: The software is allowed to write these bits only when ADSTART = 0 (which ensures that no regular conversion is ongoing).

Bits 9:5 EXTSEL[4:0]: External trigger selection for regular group

These bits select the external event used to trigger the start of conversion of a regular group:

00000: adc_ext_trg0

00001: adc_ext_trg1

00010: adc_ext_trg2

00011: adc_ext_trg3

00100: adc_ext_trg4

00101: adc_ext_trg5

00110: adc_ext_trg6

00111: adc_ext_trg7

...

11111: adc_ext_trg31

Note: The software is allowed to write these bits only when ADSTART = 0 (which ensures that no regular conversion is ongoing).

Bits 4:3 RES[1:0]: Data resolution

These bits are written by software to select the resolution of the conversion.

00: 12-bit

01: 10-bit

10: 8-bit

11: 6-bit

Note: The software is allowed to write these bits only when ADSTART = 0 and JADSTART = 0 (which ensures that no conversion is ongoing).

Bit 2 ADCFG: ADF mode configuration

This bit is set and cleared by software to enable the ADF mode. It is effective only when DMAEN = 0.

0: ADF mode disabled

1: ADF mode enabled

Note: To make sure no conversion is ongoing, the software is allowed to write this bit only when ADSTART = 0 and JADSTART = 0.

Bit 1 DMACFG: Direct memory access configuration

This bit is set and cleared by software to select between two DMA modes of operation and is effective only when DMAEN = 1.

0: DMA One Shot mode selected

1: DMA Circular mode selected

For more details, refer to Section : Managing conversions using the DMA

Note: The software is allowed to write this bit only when ADSTART = 0 and JADSTART = 0 (which ensures that no conversion is ongoing).

In dual-ADC modes, this bit is not relevant and replaced by control bit DMACFG of the ADC_CCR register.

Bit 0 DMAEN: Direct memory access enable

This bit is set and cleared by software to enable the generation of DMA requests. This allows to use the DMA to manage automatically the converted data. For more details, refer to Section : Managing conversions using the DMA .

0: DMA disabled

1: DMA enabled

Note: The software is allowed to write this bit only when ADSTART = 0 and JADSTART = 0 (which ensures that no conversion is ongoing).

In dual-ADC modes, this bit is not relevant and replaced by control bits MDMA[1:0] of the ADC_CCR register.

27.7.5 ADC configuration register 2 (ADC_CFGR2)

Address offset: 0x10

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.Res.SMPTRIGBULBSWTRIGRes.Res.Res.Res.Res.Res.Res.Res.Res.
rwrwrw
1514131211109876543210
Res.Res.Res.Res.Res.ROVSMTROVSOVSS[3:0]OVSR[2:0]JOVSEROVSE
rwrwrwrwrwrwrwrwrwrwrw

Bits 31:28 Reserved, must be kept at reset value.

Bit 27 SMPTRIG : Sampling time control trigger mode

This bit is set and cleared by software to enable the sampling time control trigger mode.

0: Sampling time control trigger mode disabled

1: Sampling time control trigger mode enabled

The sampling time starts on the trigger rising edge, and the conversion on the trigger falling edge.

EXTEN bit should be set to 01. BULB bit must not be set when the SMPTRIG bit is set.

When EXTEN bit is set to 00, set SWTRIG to start the sampling and clear SWTRIG bit to start the conversion.

Note: The software is allowed to write this bit only when ADSTART = 0 (which ensures that no conversion is ongoing).

Bit 26 BULB : Bulb sampling mode

This bit is set and cleared by software to enable the bulb sampling mode.

0: Bulb sampling mode disabled

1: Bulb sampling mode enabled. The sampling period starts just after the previous end of conversion.

SMPTRIG bit must not be set when the BULB bit is set.

The very first ADC conversion is performed with the sampling time specified in SMPx bits.

Note: The software is allowed to write this bit only when ADSTART = 0 (which ensures that no conversion is ongoing).

Bit 25 SWTRIG : Software trigger bit for sampling time control trigger mode

This bit is set and cleared by software to enable the bulb sampling mode.

0: Software trigger starts the conversion for sampling time control trigger mode

1: Software trigger starts the sampling for sampling time control trigger mode

Note: The software is allowed to write this bit only when ADSTART = 0 (which ensures that no conversion is ongoing).

Bits 24:17 Reserved, must be kept at reset value.

Bits 16:11 Reserved, must be kept at reset value.

Bit 10 ROVSM: Regular oversampling mode

This bit is set and cleared by software to select the regular oversampling mode.

0: Continued mode: When injected conversions are triggered, the oversampling is temporarily stopped and continued after the injection sequence (oversampling buffer is maintained during injected sequence)

1: Resumed mode: When injected conversions are triggered, the current oversampling is aborted and resumed from start after the injection sequence (oversampling buffer is zeroed by injected sequence start)

Note: The software is allowed to write this bit only when ADSTART = 0 (which ensures that no conversion is ongoing).

Bit 9 TROVS: Triggered Regular oversampling

This bit is set and cleared by software to enable triggered oversampling

0: All oversampled conversions for a channel are done consecutively following a trigger

1: Each oversampled conversion for a channel needs a new trigger

Note: The software is allowed to write this bit only when ADSTART = 0 (which ensures that no conversion is ongoing).

Bits 8:5 OVSS[3:0]: Oversampling shift

This bitfield is set and cleared by software to define the right shifting applied to the raw oversampling result.

0000: No shift

0001: Shift 1-bit

0010: Shift 2-bits

0011: Shift 3-bits

0100: Shift 4-bits

0101: Shift 5-bits

0110: Shift 6-bits

0111: Shift 7-bits

1000: Shift 8-bits

Other codes reserved

Note: The software is allowed to write these bits only when ADSTART = 0 (which ensures that no conversion is ongoing).

Bits 4:2 OVSR[2:0] : Oversampling ratio

This bitfield is set and cleared by software to define the oversampling ratio.

Note: The software is allowed to write these bits only when ADSTART = 0 (which ensures that no conversion is ongoing).

Bit 1 JOVSE : Injected oversampling Enable

This bit is set and cleared by software to enable injected oversampling.

Note: The software is allowed to write this bit only when ADSTART = 0 and JADSTART = 0 (which ensures that no conversion is ongoing)

Bit 0 ROVSE : Regular oversampling Enable

This bit is set and cleared by software to enable regular oversampling.

Note: The software is allowed to write this bit only when ADSTART = 0 and JADSTART = 0 (which ensures that no conversion is ongoing)

27.7.6 ADC sample time register 1 (ADC_SMPR1)

Address offset: 0x14

Reset value: 0x0000 0000

31302928272625242322212019181716
SMPPLUSRes.SMP9[2:0]SMP8[2:0]SMP7[2:0]SMP6[2:0]SMP5[2:1]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrw
1514131211109876543210
SMP5[0]SMP4[2:0]SMP3[2:0]SMP2[2:0]SMP1[2:0]SMP0[2:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bit 31 SMPPLUS : Addition of one clock cycle to the sampling time.

1: 2.5 ADC clock cycle sampling time becomes 3.5 ADC clock cycles for the ADC_SMPR1 and ADC_SMPR2 registers.

0: The sampling time remains set to 2.5 ADC clock cycles remains

To make sure no conversion is ongoing, the software is allowed to write this bit only when ADSTART = 0 and JADSTART = 0.

Bit 30 Reserved, must be kept at reset value.

Bits 29:0 SMPx[2:0] : Channel x sampling time selection (x = 9 to 0)

These bits are written by software to select the sampling time individually for each channel. During sample cycles, the channel selection bits must remain unchanged.

000: 2.5 ADC clock cycles
001: 6.5 ADC clock cycles
010: 12.5 ADC clock cycles
011: 24.5 ADC clock cycles
100: 47.5 ADC clock cycles
101: 92.5 ADC clock cycles
110: 247.5 ADC clock cycles
111: 640.5 ADC clock cycles

Note: The software is allowed to write these bits only when ADSTART = 0 and JADSTART = 0 (which ensures that no conversion is ongoing).

Some channels are not connected physically. Keep the corresponding SMPx[2:0] setting to the reset value.

27.7.7 ADC sample time register 2 (ADC_SMPR2)

Address offset: 0x18

Reset value: 0x0000 0000

313029282726 25 2423 22 2120 19 1817 16
Res.Res.Res.Res.Res.SMP18[2:0]SMP17[2:0]SMP16[2:0]SMP15[2:1]
rwrwrwrwrwrwrwrwrwrwrw
1514 13 1211 10 98 7 65 4 32 1 0
SMP15[0]SMP14[2:0]SMP13[2:0]SMP12[2:0]SMP11[2:0]SMP10[2:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 31:27 Reserved, must be kept at reset value.

Bits 26:0 SMPx[2:0] : Channel x sampling time selection (x = 18 to 10)

These bits are written by software to select the sampling time individually for each channel. During sampling cycles, the channel selection bits must remain unchanged.

Note: The software is allowed to write these bits only when ADSTART = 0 and JADSTART = 0 (which ensures that no conversion is ongoing).

Some channels are not connected physically. Keep the corresponding SMPx[2:0] setting to the reset value.

27.7.8 ADC watchdog threshold register 1 (ADC_TR1)

Address offset: 0x20

Reset value: 0x0FFF 0000

31302928272625242322212019181716
Res.Res.Res.Res.HT1[11:0]
rwrwrwrwrwrwrwrwrwrwrwrw
1514131211109876543210
Res.AWDFILT[2:0]LT1[11:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 31:28 Reserved, must be kept at reset value.

Bits 27:16 HT1[11:0] : Analog watchdog 1 higher threshold

These bits are written by software to define the higher threshold for the analog watchdog 1.

Refer to Section 27.4.29: Analog window watchdog (AWD1EN, JAWD1EN, AWD1SGL, AWD1CH, AWD2CH, AWD3CH, AWD_HTx, AWD_LTx, AWDx)

Note: The software is allowed to write these bits only when ADSTART = 0 and JADSTART = 0 (which ensures that no conversion is ongoing).

Bit 15 Reserved, must be kept at reset value.

Bits 14:12 AWDFILT[2:0] : Analog watchdog filtering parameter

This bit is set and cleared by software.

000: No filtering

001: two consecutive detection generates an AWDx flag or an interrupt

...

111: Eight consecutive detection generates an AWDx flag or an interrupt

Note: The software is allowed to write this bit only when ADSTART = 0 (which ensures that no conversion is ongoing).

Bits 11:0 LT1[11:0] : Analog watchdog 1 lower threshold

These bits are written by software to define the lower threshold for the analog watchdog 1.

Refer to Section 27.4.29: Analog window watchdog (AWD1EN, JAWD1EN, AWD1SGL, AWD1CH, AWD2CH, AWD3CH, AWD_HTx, AWD_LTx, AWDx)

Note: The software is allowed to write these bits only when ADSTART = 0 and JADSTART = 0 (which ensures that no conversion is ongoing).

27.7.9 ADC watchdog threshold register 2 (ADC_TR2)

Address offset: 0x24

Reset value: 0x00FF 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.HT2[7:0]
rwrwrwrwrwrwrwrw
1514131211109876543210
Res.Res.Res.Res.Res.Res.Res.Res.LT2[7:0]
rwrwrwrwrwrwrwrw

Bits 31:24 Reserved, must be kept at reset value.

Bits 23:16 HT2[7:0] : Analog watchdog 2 higher threshold

These bits are written by software to define the higher threshold for the analog watchdog 2.

Refer to Section 27.4.29: Analog window watchdog (AWD1EN, JAWD1EN, AWD1SGL, AWD1CH, AWD2CH, AWD3CH, AWD_HTx, AWD_LTx, AWDx)

Note: The software is allowed to write these bits only when ADSTART = 0 and JADSTART = 0 (which ensures that no conversion is ongoing).

Bits 15:8 Reserved, must be kept at reset value.

Bits 7:0 LT2[7:0] : Analog watchdog 2 lower threshold

These bits are written by software to define the lower threshold for the analog watchdog 2.

Refer to Section 27.4.29: Analog window watchdog (AWD1EN, JAWD1EN, AWD1SGL, AWD1CH, AWD2CH, AWD3CH, AWD_HTx, AWD_LTx, AWDx)

Note: The software is allowed to write these bits only when ADSTART = 0 and JADSTART = 0 (which ensures that no conversion is ongoing).

27.7.10 ADC watchdog threshold register 3 (ADC_TR3)

Address offset: 0x28

Reset value: 0x00FF 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.HT3[7:0]
rwrwrwrwrwrwrwrw

1514131211109876543210
Res.Res.Res.Res.Res.Res.Res.Res.LT3[7:0]
rwrwrwrwrwrwrwrw

Bits 31:24 Reserved, must be kept at reset value.

Bits 23:16 HT3[7:0] : Analog watchdog 3 higher threshold

These bits are written by software to define the higher threshold for the analog watchdog 3.

Refer to Section 27.4.29: Analog window watchdog (AWD1EN, JAWD1EN, AWD1SGL, AWD1CH, AWD2CH, AWD3CH, AWD_HTx, AWD_LTx, AWDx)

Note: The software is allowed to write these bits only when ADSTART = 0 and JADSTART = 0 (which ensures that no conversion is ongoing).

Bits 15:8 Reserved, must be kept at reset value.

Bits 7:0 LT3[7:0] : Analog watchdog 3 lower threshold

These bits are written by software to define the lower threshold for the analog watchdog 3.

This watchdog compares the 8-bit of LT3 with the 8 MSB of the converted data.

Note: The software is allowed to write these bits only when ADSTART = 0 and JADSTART = 0 (which ensures that no conversion is ongoing).

27.7.11 ADC regular sequence register 1 (ADC_SQR1)

Address offset: 0x30

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.SQ4[4:0]Res.SQ3[4:0]Res.SQ2[4]
rwrwrwrwrwrwrwrwrwrwrw

1514131211109876543210
SQ2[3:0]Res.SQ1[4:0]Res.Res.L[3:0]
rwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 31:29 Reserved, must be kept at reset value.

Bits 28:24 SQ4[4:0] : 4th conversion in regular sequence

These bits are written by software with the channel number (0 to 18) assigned as the 4th in the regular conversion sequence.

Note: The software is allowed to write these bits only when ADSTART = 0 (which ensures that no regular conversion is ongoing).

Bit 23 Reserved, must be kept at reset value.

Bits 22:18 SQ3[4:0] : 3rd conversion in regular sequence

These bits are written by software with the channel number (0 to 18) assigned as the 3rd in the regular conversion sequence.

Note: The software is allowed to write these bits only when ADSTART = 0 (which ensures that no regular conversion is ongoing).

Bit 17 Reserved, must be kept at reset value.

Bits 16:12 SQ2[4:0] : 2nd conversion in regular sequence

These bits are written by software with the channel number (0 to 18) assigned as the 2nd in the regular conversion sequence.

Note: The software is allowed to write these bits only when ADSTART = 0 (which ensures that no regular conversion is ongoing).

Bit 11 Reserved, must be kept at reset value.

Bits 10:6 SQ1[4:0] : 1st conversion in regular sequence

These bits are written by software with the channel number (0 to 18) assigned as the 1st in the regular conversion sequence.

Note: The software is allowed to write these bits only when ADSTART = 0 (which ensures that no regular conversion is ongoing).

Bits 5:4 Reserved, must be kept at reset value.

Bits 3:0 L[3:0] : Regular channel sequence length

These bits are written by software to define the total number of conversions in the regular channel conversion sequence.

0000: 1 conversion

0001: 2 conversions

...

1111: 16 conversions

Note: The software is allowed to write these bits only when ADSTART = 0 (which ensures that no regular conversion is ongoing).

Note: Some channels are not connected physically and must not be selected for conversion.

27.7.12 ADC regular sequence register 2 (ADC_SQR2)

Address offset: 0x34

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.SQ9[4:0]Res.SQ8[4:0]Res.SQ7[4]
rwrwrwrwrwrwrwrwrwrw
1514131211109876543210
SQ7[3:0]Res.SQ6[4:0]Res.SQ5[4:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 31:29 Reserved, must be kept at reset value.

Bits 28:24 SQ9[4:0] : 9th conversion in regular sequence

These bits are written by software with the channel number (0 to 18) assigned as the 9th in the regular conversion sequence.

Note: The software is allowed to write these bits only when ADSTART = 0 (which ensures that no regular conversion is ongoing).

Bit 23 Reserved, must be kept at reset value.

Bits 22:18 SQ8[4:0] : 8th conversion in regular sequence

These bits are written by software with the channel number (0 to 18) assigned as the 8th in the regular conversion sequence

Note: The software is allowed to write these bits only when ADSTART = 0 (which ensures that no regular conversion is ongoing).

Bit 17 Reserved, must be kept at reset value.

Bits 16:12 SQ7[4:0] : 7th conversion in regular sequence

These bits are written by software with the channel number (0 to 18) assigned as the 7th in the regular conversion sequence.

Note: The software is allowed to write these bits only when ADSTART = 0 (which ensures that no regular conversion is ongoing).

Bit 11 Reserved, must be kept at reset value.

Bits 10:6 SQ6[4:0] : 6th conversion in regular sequence

These bits are written by software with the channel number (0 to 18) assigned as the 6th in the regular conversion sequence.

Note: The software is allowed to write these bits only when ADSTART = 0 (which ensures that no regular conversion is ongoing).

Bit 5 Reserved, must be kept at reset value.

Bits 4:0 SQ5[4:0] : 5th conversion in regular sequence

These bits are written by software with the channel number (0 to 18) assigned as the 5th in the regular conversion sequence.

Note: The software is allowed to write these bits only when ADSTART = 0 (which ensures that no regular conversion is ongoing).

Note: Some channels are not connected physically and must not be selected for conversion.

27.7.13 ADC regular sequence register 3 (ADC_SQR3)

Address offset: 0x38

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.SQ14[4:0]Res.SQ13[4:0]Res.SQ12[4]
rwrwrwrwrwrwrwrwrwrwrw
1514131211109876543210
SQ12[3:0]Res.SQ11[4:0]Res.SQ10[4:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 31:29 Reserved, must be kept at reset value.

Bits 28:24 SQ14[4:0] : 14th conversion in regular sequence

These bits are written by software with the channel number (0 to 18) assigned as the 14th in the regular conversion sequence.

Note: The software is allowed to write these bits only when ADSTART = 0 (which ensures that no regular conversion is ongoing).

Bit 23 Reserved, must be kept at reset value.

Bits 22:18 SQ13[4:0] : 13th conversion in regular sequence

These bits are written by software with the channel number (0 to 18) assigned as the 13th in the regular conversion sequence.

Note: The software is allowed to write these bits only when ADSTART = 0 (which ensures that no regular conversion is ongoing).

Bit 17 Reserved, must be kept at reset value.

Bits 16:12 SQ12[4:0] : 12th conversion in regular sequence

These bits are written by software with the channel number (0 to 18) assigned as the 12th in the regular conversion sequence.

Note: The software is allowed to write these bits only when ADSTART = 0 (which ensures that no regular conversion is ongoing).

Bit 11 Reserved, must be kept at reset value.

Bits 10:6 SQ11[4:0] : 11th conversion in regular sequence

These bits are written by software with the channel number (0 to 18) assigned as the 11th in the regular conversion sequence.

Note: The software is allowed to write these bits only when ADSTART = 0 (which ensures that no regular conversion is ongoing).

Bit 5 Reserved, must be kept at reset value.

Bits 4:0 SQ10[4:0] : 10th conversion in regular sequence

These bits are written by software with the channel number (0 to 18) assigned as the 10th in the regular conversion sequence.

Note: The software is allowed to write these bits only when ADSTART = 0 (which ensures that no regular conversion is ongoing).

Note: Some channels are not connected physically and must not be selected for conversion.

27.7.14 ADC regular sequence register 4 (ADC_SQR4)

Address offset: 0x3C

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
1514131211109876543210
Res.Res.Res.Res.Res.SQ16[4:0]Res.SQ15[4:0]
rwrwrwrwrwrwrwrwrwrw

Bits 31:11 Reserved, must be kept at reset value.

Bits 10:6 SQ16[4:0] : 16th conversion in regular sequence

These bits are written by software with the channel number (0 to 18) assigned as the 16th in the regular conversion sequence.

Note: The software is allowed to write these bits only when ADSTART = 0 (which ensures that no regular conversion is ongoing).

Bit 5 Reserved, must be kept at reset value.

Bits 4:0 SQ15[4:0] : 15th conversion in regular sequence

These bits are written by software with the channel number (0 to 18) assigned as the 15th in the regular conversion sequence.

Note: The software is allowed to write these bits only when ADSTART = 0 (which ensures that no regular conversion is ongoing).

Note: Some channels are not connected physically and must not be selected for conversion.

27.7.15 ADC regular data register (ADC_DR)

Address offset: 0x40

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
RDATA[15:0]
1514131211109876543210
rrrrrrrrrrrrrrrr

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 RDATA[15:0] : Regular data converted

These bits are read-only. They contain the conversion result from the last converted regular channel. The data are left- or right-aligned as described in Section 27.4.26: Data management .

27.7.16 ADC injected sequence register (ADC_JSQR)

Address offset: 0x4C

Reset value: 0x0000 0000

31302928272625242322212019181716
JSQ4[4:0]Res.JSQ3[4:0]Res.JSQ2[4:1]
rwrwrwrwrwrwrwrwrwrwrwrwrwrw
1514131211109876543210
JSQ2[0]Res.JSQ1[4:0]JEXTEN[1:0]JEXTSEL[4:0]JL[1:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 31:27 JSQ4[4:0] : 4th conversion in the injected sequence

These bits are written by software with the channel number (0 to 18) assigned as the 4th in the injected conversion sequence.

Note: The software is allowed to write these bits only when JADSTART = 0 (which ensures that no injected conversion is ongoing).

Bit 26 Reserved, must be kept at reset value.

Bits 25:21 JSQ3[4:0] : 3rd conversion in the injected sequence

These bits are written by software with the channel number (0 to 18) assigned as the 3rd in the injected conversion sequence.

Note: The software is allowed to write these bits only when JADSTART = 0 (which ensures that no injected conversion is ongoing).

Bit 20 Reserved, must be kept at reset value.

Bits 19:15 JSQ2[4:0] : 2nd conversion in the injected sequence

These bits are written by software with the channel number (0 to 18) assigned as the 2nd in the injected conversion sequence.

Note: The software is allowed to write these bits only when JADSTART = 0 (which ensures that no injected conversion is ongoing).

Bit 14 Reserved, must be kept at reset value.

Bits 13:9 JSQ1[4:0] : 1st conversion in the injected sequence

These bits are written by software with the channel number (0 to 18) assigned as the 1st in the injected conversion sequence.

Note: The software is allowed to write these bits only when JADSTART = 0 (which ensures that no injected conversion is ongoing).

Bits 8:7 JEXTEN[1:0]: External trigger enable and polarity selection for injected channels

These bits are set and cleared by software to select the external trigger polarity and enable the trigger of an injected group.

00: If JQDIS = 0 (queue enabled), hardware and software trigger detection disabled.

Otherwise, the queue is disabled as well as hardware trigger detection (conversions can be launched by software)

01: Hardware trigger detection on the rising edge

10: Hardware trigger detection on the falling edge

11: Hardware trigger detection on both the rising and falling edges

Note: The software is allowed to write these bits only when JADSTART = 0 (which ensures that no injected conversion is ongoing).

If JQM = 1 and if the Queue of Context becomes empty, the software and hardware triggers of the injected sequence are both internally disabled (refer to Section 27.4.21: Queue of context for injected conversions )

Bits 6:2 JEXTSEL[4:0]: External Trigger Selection for injected group

These bits select the external event used to trigger the start of conversion of an injected group:

00000: adc_jext_trg0

00001: adc_jext_trg1

00010: adc_jext_trg2

00011: adc_jext_trg3

00100: adc_jext_trg4

00101: adc_jext_trg5

00110: adc_jext_trg6

00111: adc_jext_trg7

...

11111: adc_jext_trg31

Note: The software is allowed to write these bits only when JADSTART = 0 (which ensures that no injected conversion is ongoing).

Bits 1:0 JL[1:0]: Injected channel sequence length

These bits are written by software to define the total number of conversions in the injected channel conversion sequence.

00: 1 conversion

01: 2 conversions

10: 3 conversions

11: 4 conversions

Note: The software is allowed to write these bits only when JADSTART = 0 (which ensures that no injected conversion is ongoing).

Note: Some channels are not connected physically and must not be selected for conversion.

27.7.17 ADC offset y register (ADC_OFRy)

Address offset: \( 0x60 + 0x04 * (y - 1) \) , ( \( y = 1 \) to \( 4 \) )

Reset value: 0x0000 0000

31302928272625242322212019181716
OFFSET_ENOFFSET_CH[4:0]SATENOFFSE_TPOSRes.Res.Res.Res.Res.Res.Res.Res.
rwrwrwrwrwrwrwrw
1514131211109876543210
Res.Res.Res.Res.OFFSET[11:0]
rwrwrwrwrwrwrwrwrwrwrwrw

Bit 31 OFFSET_EN : Offset y enable

This bit is written by software to enable or disable the offset programmed into bits OFFSET[11:0].

Note: The software is allowed to write this bit only when ADSTART = 0 and JADSTART = 0 (which ensures that no conversion is ongoing).

Bits 30:26 OFFSET_CH[4:0] : Channel selection for the data offset y

These bits are written by software to define the channel to which the offset programmed into bits OFFSET[11:0] applies.

Note: The software is allowed to write these bits only when ADSTART = 0 and JADSTART = 0 (which ensures that no conversion is ongoing).

Some channels are not connected physically and must not be selected for the data offset y.

If OFFSET_EN is set, it is not allowed to select the same channel for different ADC_OFRy registers.

Bit 25 SATEN : Saturation enable

This bit is set and cleared by software to enable the saturation at 0x000 and 0xFFF for the offset function.

Note: The software is allowed to write these bits only when ADSTART = 0 and JADSTART = 0 (which ensures that no conversion is ongoing).

Bit 24 OFFSETPOS : Positive offset

This bit is set and cleared by software to enable the positive offset.

0: Negative offset

1: Positive offset

Note: The software is allowed to write these bits only when ADSTART = 0 and JADSTART = 0 (which ensures that no conversion is ongoing).

Bits 23:12 Reserved, must be kept at reset value.

Bits 11:0 OFFSET[11:0] : Data offset y for the channel programmed into bits OFFSET_CH[4:0]

These bits are written by software to define the offset to be subtracted from the raw converted data when converting a channel (can be regular or injected). The channel to which applies the data offset must be programmed in the bits OFFSET_CH[4:0]. The conversion result can be read from in the ADC_DR (regular conversion) or from in the ADC_JDRyi registers (injected conversion).

Note: The software is allowed to write these bits only when ADSTART = 0 and JADSTART = 0 (which ensures that no conversion is ongoing).

If several offset (OFFSET) point to the same channel, only the offset with the lowest x value is considered for the subtraction.

Ex: if OFFSET1_CH[4:0] = 4 and OFFSET2_CH[4:0] = 4, this is OFFSET1[11:0] which is subtracted when converting channel 4.

27.7.18 ADC injected channel y data register (ADC_JDRy)

Address offset: 0x80 + 0x04 * (y - 1), (y = 1 to 4)

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
1514131211109876543210
JDATA[15:0]
rrrrrrrrrrrrrrrr

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 JDATA[15:0] : Injected data

These bits are read-only. They contain the conversion result from injected channel y. The data are left -or right-aligned as described in Section 27.4.26: Data management .

27.7.19 ADC analog watchdog 2 configuration register (ADC_AWD2CR)

Address offset: 0xA0

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.AWD2CH[18:16]
rwrwrw
1514131211109876543210
AWD2CH[15:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 31:19 Reserved, must be kept at reset value.

Bits 18:0 AWD2CH[18:0] : Analog watchdog 2 channel selection

These bits are set and cleared by software. They enable and select the input channels to be guarded by the analog watchdog 2.

AWD2CH[i] = 0: ADC analog input channel i is not monitored by AWD2

AWD2CH[i] = 1: ADC analog input channel i is monitored by AWD2

When AWD2CH[18:0] = 000..0, the analog Watchdog 2 is disabled

Note: The channels selected by AWD2CH must be also selected into the SQi or JSQi bits.

The software is allowed to write these bits only when ADSTART = 0 and JADSTART = 0 (which ensures that no conversion is ongoing).

Some channels are not connected physically and must not be selected for the analog watchdog.

27.7.20 ADC analog watchdog 3 configuration register (ADC_AWD3CR)

Address offset: 0xA4

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.AWD3CH[18:16]
rwrwrw
1514131211109876543210
AWD3CH[15:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 31:19 Reserved, must be kept at reset value.

Bits 18:0 AWD3CH[18:0] : Analog watchdog 3 channel selection

These bits are set and cleared by software. They enable and select the input channels to be guarded by the analog watchdog 3.

AWD3CH[i] = 0: ADC analog input channel i is not monitored by AWD3

AWD3CH[i] = 1: ADC analog input channel i is monitored by AWD3

When AWD3CH[18:0] = 000..0, the analog Watchdog 3 is disabled

Note: The channels selected by AWD3CH must be also selected into the SQi or JSQi bits.

The software is allowed to write these bits only when ADSTART = 0 and JADSTART = 0 (which ensures that no conversion is ongoing).

Some channels are not connected physically and must not be selected for the analog watchdog.

27.7.21 ADC Differential mode selection register (ADC_DIFSEL)

Address offset: 0xB0

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.DIFSEL[18:16]
rwrwrw
1514131211109876543210
DIFSEL[15:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwr

Bits 31:19 Reserved, must be kept at reset value.

Bits 18:0 DIFSEL[18:0] : Differential mode for channels 18 to 0.

These bits are set and cleared by software. They allow to select if a channel is configured as single-ended or Differential mode.

DIFSEL[i] = 0: ADC analog input channel i is configured in single-ended mode

DIFSEL[i] = 1: ADC analog input channel i is configured in Differential mode

Note: The DIFSEL bits corresponding to channels that are either connected to a single-ended I/O port or to an internal channel must be kept their reset value (single-ended input mode).

The software is allowed to write these bits only when the ADC is disabled (ADCAL = 0, JADSTART = 0, JADSTP = 0, ADSTART = 0, ADSTP = 0, ADDIS = 0 and ADEN = 0).

27.7.22 ADC calibration factors (ADC_CALFACT)

Address offset: 0xB4

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.CALFACT_D[6:0]
rwrwrwrwrwrwrw
1514131211109876543210
Res.Res.Res.Res.Res.Res.Res.Res.Res.CALFACT_S[6:0]
rwrwrwrwrwrwrw

Bits 31:23 Reserved, must be kept at reset value.

Bits 22:16 CALFACT_D[6:0] : Calibration Factors in differential mode

Note: The software is allowed to write these bits only when ADEN = 1, ADSTART = 0 and JADSTART = 0 (ADC is enabled and no calibration is ongoing and no conversion is ongoing).

Bits 15:7 Reserved, must be kept at reset value.

Bits 6:0 CALFACT_S[6:0] : Calibration Factors In single-ended mode

Note: The software is allowed to write these bits only when ADEN = 1, ADSTART = 0 and JADSTART = 0 (ADC is enabled and no calibration is ongoing and no conversion is ongoing).

27.7.23 ADC option register (ADC_OR)

Address offset: 0xC8

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
1514131211109876543210
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.OP0
rw

Bits 31:1 Reserved, must be kept at reset value.

Bit 0 OP0 : Option bit 0

0: V DDCORE channel disabled

1: V DDCORE channel enabled

Note: ADC_OR register might be reserved on some ADC instances. Refer to Section 27.3: ADC implementation.

27.8 ADC common registers

These registers define the control and status registers common to master and slave ADCs:

27.8.1 ADC common status register (ADC_CSR)

Address offset: 0x300

Reset value: 0x0000 0000

This register provides an image of the status bits of the different ADC. Nevertheless it is read-only and does not allow to clear the different status bits. Instead each status bit must be cleared by writing 0 to it in the corresponding ADC_ISR register.

31302928272625242322212019181716
Res.Res.Res.Res.Res.JQOVF_
SLV
AWD3_
SLV
AWD2_
SLV
AWD1_
SLV
JEOS_
SLV
JEOC_
SLV
OVR_
SLV
EOS_
SLV
EOC_
SLV
EOSMP_
SLV
ADRDY_
SLV
rrrrrrrrrrr
1514131211109876543210
Res.Res.Res.Res.Res.JQOVF_
MST
AWD3_
MST
AWD2_
MST
AWD1_
MST
JEOS_
MST
JEOC_
MST
OVR_
MST
EOS_
MST
EOC_
MST
EOSMP_
MST
ADRDY_
MST
rrrrrrrrrrr

Bits 31:27 Reserved, must be kept at reset value.

Bit 26 JQOVF_ SLV : Injected Context Queue Overflow flag of the slave ADC

This bit is a copy of the JQOVF bit in the corresponding ADC_ISR register.

Bit 25 AWD3_ SLV : Analog watchdog 3 flag of the slave ADC

This bit is a copy of the AWD3 bit in the corresponding ADC_ISR register.

Bit 24 AWD2_ SLV : Analog watchdog 2 flag of the slave ADC

This bit is a copy of the AWD2 bit in the corresponding ADC_ISR register.

Bit 23 AWD1_ SLV : Analog watchdog 1 flag of the slave ADC

This bit is a copy of the AWD1 bit in the corresponding ADC_ISR register.

Bit 22 JEOS_ SLV : End of injected sequence flag of the slave ADC

This bit is a copy of the JEOS bit in the corresponding ADC_ISR register.

Bit 21 JEOC_ SLV : End of injected conversion flag of the slave ADC

This bit is a copy of the JEOC bit in the corresponding ADC_ISR register.

Bit 20 OVR_ SLV : Overrun flag of the slave ADC

This bit is a copy of the OVR bit in the corresponding ADC_ISR register.

  1. Bit 19 EOS_SLV : End of regular sequence flag of the slave ADC. This bit is a copy of the EOS bit in the corresponding ADC_ISR register.
  2. Bit 18 EOC_SLV : End of regular conversion of the slave ADC
    This bit is a copy of the EOC bit in the corresponding ADC_ISR register.
  3. Bit 17 EOSMP_SLV : End of Sampling phase flag of the slave ADC
    This bit is a copy of the EOSMP2 bit in the corresponding ADC_ISR register.
  4. Bit 16 ADRDY_SLV : Slave ADC ready
    This bit is a copy of the ADRDY bit in the corresponding ADC_ISR register.
  5. Bits 15:11 Reserved, must be kept at reset value.
  6. Bit 10 JQOVF_MST : Injected Context Queue Overflow flag of the master ADC
    This bit is a copy of the JQOVF bit in the corresponding ADC_ISR register.
  7. Bit 9 AWD3_MST : Analog watchdog 3 flag of the master ADC
    This bit is a copy of the AWD3 bit in the corresponding ADC_ISR register.
  8. Bit 8 AWD2_MST : Analog watchdog 2 flag of the master ADC
    This bit is a copy of the AWD2 bit in the corresponding ADC_ISR register.
  9. Bit 7 AWD1_MST : Analog watchdog 1 flag of the master ADC
    This bit is a copy of the AWD1 bit in the corresponding ADC_ISR register.
  10. Bit 6 JEOS_MST : End of injected sequence flag of the master ADC
    This bit is a copy of the JEOS bit in the corresponding ADC_ISR register.
  11. Bit 5 JEOC_MST : End of injected conversion flag of the master ADC
    This bit is a copy of the JEOC bit in the corresponding ADC_ISR register.
  12. Bit 4 OVR_MST : Overrun flag of the master ADC
    This bit is a copy of the OVR bit in the corresponding ADC_ISR register.
  13. Bit 3 EOS_MST : End of regular sequence flag of the master ADC
    This bit is a copy of the EOS bit in the corresponding ADC_ISR register.
  14. Bit 2 EOC_MST : End of regular conversion of the master ADC
    This bit is a copy of the EOC bit in the corresponding ADC_ISR register.
  15. Bit 1 EOSMP_MST : End of Sampling phase flag of the master ADC
    This bit is a copy of the EOSMP bit in the corresponding ADC_ISR register.
  16. Bit 0 ADRDY_MST : Master ADC ready
    This bit is a copy of the ADRDY bit in the corresponding ADC_ISR register.

27.8.2 ADC common control register (ADC_CCR)

Address offset: 0x308

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.VBATENTSENVREFENPRESC[3:0]CKMODE[1:0]
rwrwrwrwrwrwrwrwrw

1514131211109876543210
MDMA[1:0]DMA
CFG
Res.DELAY[3:0]Res.Res.Res.DUAL[4:0]
rwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 31:25 Reserved, must be kept at reset value.

Bit 24 VBATEN : VBAT enable

This bit is set and cleared by software to control.

0: V BAT channel disabled

1: V BAT channel enabled

Bit 23 TSEN : V SENSE enable

This bit is set and cleared by software to control V SENSE .

0: Temperature sensor channel disabled

1: Temperature sensor channel enabled

Bit 22 VREFEN : V REFINT enable

This bit is set and cleared by software to enable/disable the V REFINT channel.

0: V REFINT channel disabled

1: V REFINT channel enabled

Bits 21:18 PRESC[3:0] : ADC prescaler

These bits are set and cleared by software to select the frequency of the clock to the ADC. The clock is common for all the ADCs.

0000: input ADC clock not divided

0001: input ADC clock divided by 2

0010: input ADC clock divided by 4

0011: input ADC clock divided by 6

0100: input ADC clock divided by 8

0101: input ADC clock divided by 10

0110: input ADC clock divided by 12

0111: input ADC clock divided by 16

1000: input ADC clock divided by 32

1001: input ADC clock divided by 64

1010: input ADC clock divided by 128

1011: input ADC clock divided by 256

other: reserved

Note: The software is allowed to write these bits only when the ADC is disabled (ADCAL = 0, JADSTART = 0, ADSTART = 0, ADSTP = 0, ADDIS = 0 and ADEN = 0). The ADC prescaler value is applied only when CKMODE[1:0] = 0b00.

Bits 17:16 CKMODE[1:0]: ADC clock mode

These bits are set and cleared by software to define the ADC clock scheme (which is common to both master and slave ADCs):

00: adc_ker_ck (x = 1/2) (Asynchronous clock mode), generated at product level (refer to Section 6: Reset and clock control (RCC) )

01: adc_hclk/1 (Synchronous clock mode). This configuration must be enabled only if the AHB clock prescaler is set to 1 (HPRE[3:0] = 0XXX in RCC_CFGR register) and if the system clock has a 50% duty cycle.

10: adc_hclk/2 (Synchronous clock mode)

11: adc_hclk/4 (Synchronous clock mode)

In all synchronous clock modes, there is no jitter in the delay from a timer trigger to the start of a conversion.

Note: The software is allowed to write these bits only when the ADCs are disabled (ADCAL = 0, JADSTART = 0, ADSTART = 0, ADSTP = 0, ADDIS = 0 and ADEN = 0).

Bits 15:14 MDMA[1:0]: Direct memory access mode for dual ADC mode

This bitfield is set and cleared by software. Refer to the DMA controller section for more details.

00: MDMA mode disabled

01: Reserved

10: MDMA mode enabled for 12 and 10-bit resolution

11: MDMA mode enabled for 8 and 6-bit resolution

Note: The software is allowed to write these bits only when ADSTART = 0 (which ensures that no regular conversion is ongoing).

Bit 13 DMACFG: DMA configuration (for dual ADC mode)

This bit is set and cleared by software to select between two DMA modes of operation and is effective only when DMAEN = 1.

0: DMA One Shot mode selected

1: DMA Circular mode selected

For more details, refer to Section : Managing conversions using the DMA

Note: The software is allowed to write these bits only when ADSTART = 0 (which ensures that no regular conversion is ongoing).

Bit 12 Reserved, must be kept at reset value.

Bits 11:8 DELAY[3:0] : Delay between 2 sampling phases

These bits are set and cleared by software. These bits are used in dual interleaved modes.

Refer to Table 241 for the value of ADC resolution versus DELAY bits values.

Note: The software is allowed to write these bits only when the ADCs are disabled

(ADCAL = 0, JADSTART = 0, ADSTART = 0, ADSTP = 0, ADDIS = 0 and ADEN = 0).

Bits 7:5 Reserved, must be kept at reset value.

Bits 4:0 DUAL[4:0] : Dual ADC mode selection

These bits are written by software to select the operating mode. 00000 corresponds to Independent mode. Values 00001 to 01001 correspond to dual mode, master and slave ADCs working together.

00000: Independent mode

00001: Combined regular simultaneous + injected simultaneous mode

00010: Combined regular simultaneous + alternate trigger mode

00011: Combined interleaved mode + injected simultaneous mode

00100: Reserved

00101: Injected simultaneous mode only

00110: Regular simultaneous mode only

00111: Interleaved mode only

01001: Alternate trigger mode only

Others: Reserved, must not be used

Note: The software is allowed to write these bits only when the ADCs are disabled

(ADCAL = 0, JADSTART = 0, ADSTART = 0, ADSTP = 0, ADDIS = 0 and ADEN = 0).

Table 241. DELAY bits versus ADC resolution

DELAY bits12-bit resolution10-bit resolution8-bit resolution6-bit resolution
0000\( 1 * T_{adc\_ker\_ck} \)\( 1 * T_{adc\_ker\_ck} \)\( 1 * T_{adc\_ker\_ck} \)\( 1 * T_{adc\_ker\_ck} \)
0001\( 2 * T_{adc\_ker\_ck} \)\( 2 * T_{adc\_ker\_ck} \)\( 2 * T_{adc\_ker\_ck} \)\( 2 * T_{adc\_ker\_ck} \)
0010\( 3 * T_{adc\_ker\_ck} \)\( 3 * T_{adc\_ker\_ck} \)\( 3 * T_{adc\_ker\_ck} \)\( 3 * T_{adc\_ker\_ck} \)
0011\( 4 * T_{adc\_ker\_ck} \)\( 4 * T_{adc\_ker\_ck} \)\( 4 * T_{adc\_ker\_ck} \)\( 4 * T_{adc\_ker\_ck} \)
0100\( 5 * T_{adc\_ker\_ck} \)\( 5 * T_{adc\_ker\_ck} \)\( 5 * T_{adc\_ker\_ck} \)\( 5 * T_{adc\_ker\_ck} \)
0101\( 6 * T_{adc\_ker\_ck} \)\( 6 * T_{adc\_ker\_ck} \)\( 6 * T_{adc\_ker\_ck} \)\( 6 * T_{adc\_ker\_ck} \)
0110\( 7 * T_{adc\_ker\_ck} \)\( 7 * T_{adc\_ker\_ck} \)\( 7 * T_{adc\_ker\_ck} \)\( 6 * T_{adc\_ker\_ck} \)
0111\( 8 * T_{adc\_ker\_ck} \)\( 8 * T_{adc\_ker\_ck} \)\( 8 * T_{adc\_ker\_ck} \)\( 6 * T_{adc\_ker\_ck} \)
1000\( 9 * T_{adc\_ker\_ck} \)\( 9 * T_{adc\_ker\_ck} \)\( 8 * T_{adc\_ker\_ck} \)\( 6 * T_{adc\_ker\_ck} \)
1001\( 10 * T_{adc\_ker\_ck} \)\( 10 * T_{adc\_ker\_ck} \)\( 8 * T_{adc\_ker\_ck} \)\( 6 * T_{adc\_ker\_ck} \)
1010\( 11 * T_{adc\_ker\_ck} \)\( 10 * T_{adc\_ker\_ck} \)\( 8 * T_{adc\_ker\_ck} \)\( 6 * T_{adc\_ker\_ck} \)
1011\( 12 * T_{adc\_ker\_ck} \)\( 10 * T_{adc\_ker\_ck} \)\( 8 * T_{adc\_ker\_ck} \)\( 6 * T_{adc\_ker\_ck} \)
others\( 12 * T_{adc\_ker\_ck} \)\( 10 * T_{adc\_ker\_ck} \)\( 8 * T_{adc\_ker\_ck} \)\( 6 * T_{adc\_ker\_ck} \)

27.8.3 ADC common regular data register for dual mode (ADC_CDR)

Address offset: 0x30C

Reset value: 0x0000 0000

31302928272625242322212019181716
RDATA_SLV[15:0]
rrrrrrrrrrrrrrrr
1514131211109876543210
RDATA_MST[15:0]
rrrrrrrrrrrrrrrr

Bits 31:16 RDATA_SLV[15:0] : Regular data of the slave ADC

In dual mode, these bits contain the regular data of the slave ADC. Refer to Section 27.4.31: Dual ADC modes .

The data alignment is applied as described in Section : Data register, data alignment and offset (ADC_DR, OFFSET, OFFSET_CH, ALIGN)

Bits 15:0 RDATA_MST[15:0] : Regular data of the master ADC.

In dual mode, these bits contain the regular data of the master ADC. Refer to Section 27.4.31: Dual ADC modes .

The data alignment is applied as described in Section : Data register, data alignment and offset (ADC_DR, OFFSET, OFFSET_CH, ALIGN)

In MDMA = 0b11 mode, bits 15:8 contains SLV_ADC_DR[7:0], bits 7:0 contains MST_ADC_DR[7:0].

27.9 ADC register map

The following table summarizes the ADC registers.

Table 242. ADC global register map

OffsetRegister
0x000 - 0x0B4Master ADC1
0x0B8 - 0x0FCReserved
0x100 - 0x1B4Slave ADC2
0x1B8 - 0x2FCReserved
0x300 - 0x30CMaster and slave ADCs common registers

Table 243. ADC register map and reset values for each ADC (offset = 0x000 for master ADC, 0x100 for slave ADC)

OffsetRegister name313029282726252423222120191817161514131211109876543210
0x00ADC_ISRRes.JQOVFAWD3AWD2AWD1JEOSJEOCOVREOSEOCEOSMPADRDY
Reset value00000000000
0x04ADC_IERRes.JQOVFIEAWD3IEAWD2IEAWD1IEJEOSIEJEOCIEOVRIEEOSIEEOCIEEOSMPIEADRDYIE
Reset value00000000000
0x08ADC_CRADCALADCALDIFDEEPPWDADVREGENRes.JADSTPADSTPJADSTARTADSTARTADDISADEN
Reset value0010000000
0x0CADC_CFGRJQDISAWD1CH[4:0]JAUTOJAWD1ENAWD1ENAWD1SGLJQMJDISCENDISCNUM[2:0]DISCENALIGNAUTDLYCONTOVRMODEXTEN[1:0]EXTSEL4EXTSEL3EXTSEL2EXTSEL1EXTSEL0RES[1:0]ADCFGDMACFGDMAEN
Reset value10000000000000000000000000000000
0x0CADC_CFGR2Res.SMPTRIGBULBSWTRIGRes.ROVSMTROVSOVSS[3:0]OVSR[2:0]JOVSEROVSERes.
Reset value00000000000000
0x14ADC_SMPR1SMPPLUSRes.SMP9 [2:0]SMP8 [2:0]SMP7 [2:0]SMP6 [2:0]SMP5 [2:0]SMP4 [2:0]SMP3 [2:0]SMP2 [2:0]SMP1 [2:0]SMP0 [2:0]
Reset value0000000000000000000000000000000
0x18ADC_SMPR2Res.SMP18 [2:0]SMP17 [2:0]SMP16 [2:0]SMP15 [2:0]SMP14 [2:0]SMP13 [2:0]SMP12 [2:0]SMP11 [2:0]SMP10 [2:0]
Reset value000000000000000000000000000
0x1CReservedRes.
0x20ADC_TR1Res.HT1[11:0]Res.AWDFILT [2:0]LT1[11:0]
Reset value111111111111000000000000000

Table 243. ADC register map and reset values for each ADC (offset = 0x000 for master ADC, 0x100 for slave ADC) (continued)

OffsetRegister name313029282726252423222120191817161514131211109876543210
0x24ADC_TR2Res.Res.Res.Res.Res.Res.Res.Res.HT2[7:0]Res.Res.Res.Res.Res.Res.Res.Res.LT2[7:0]
Reset value1111111100000000
0x28ADC_TR3Res.Res.Res.Res.Res.Res.Res.Res.HT3[7:0]Res.Res.Res.Res.Res.Res.Res.Res.LT3[7:0]
Reset value1111111100000000
0x2CReservedRes.
0x30ADC_SQR1Res.Res.Res.SQ4[4:0]Res.SQ3[4:0]Res.SQ2[4:0]Res.SQ1[4:0]Res.Res.L[3:0]
Reset value000000000000000000000000
0x34ADC_SQR2Res.Res.Res.SQ9[4:0]Res.SQ8[4:0]Res.SQ7[4:0]Res.SQ6[4:0]Res.Res.SQ5[4:0]
Reset value000000000000000000000000
0x38ADC_SQR3Res.Res.Res.SQ14[4:0]Res.SQ13[4:0]Res.SQ12[4:0]Res.SQ11[4:0]Res.Res.SQ10[4:0]
Reset value000000000000000000000000
0x3CADC_SQR4Res.Res.Res.Res.Res.Res.SQ16[4:0]Res.Res.SQ15[4:0]
Reset value000000000
0x40ADC_DRRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.regular RDATA[15:0]
Reset value0000000000
0x44-0x48ReservedRes.
0x4CADC_JSQRJSQ4[4:0]Res.JSQ3[4:0]Res.JSQ2[4:0]Res.JSQ1[4:0]Res.JEXTEN[1:0]JEXTSEL[4:0]JL[1:0]
Reset value00000000000000000000000000000000
0x50-0x5CReservedRes.
0x60ADC_OFR1OFFSET_ENOFFSET_CH[4:0]SATENOFFSETPOSRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.OFFSET[11:0]
Reset value0000000000000000000
0x64ADC_OFR2OFFSET_ENOFFSET_CH[4:0]SATENOFFSETPOSRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.OFFSET[11:0]
Reset value0000000000000000000
0x68ADC_OFR3OFFSET_ENOFFSET_CH[4:0]SATENOFFSETPOSRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.OFFSET[11:0]
Reset value0000000000000000000
0x6CADC_OFR4OFFSET_ENOFFSET_CH[4:0]SATENOFFSETPOSRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.OFFSET[11:0]
Reset value0000000000000000000
0x70-0x7CReservedRes.

Table 243. ADC register map and reset values for each ADC (offset = 0x000 for master ADC, 0x100 for slave ADC) (continued)

OffsetRegister name313029282726252423222120191817161514131211109876543210
0x80ADC_JDR1Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.JDATA1[15:0]
Reset value0000000000000000
0x84ADC_JDR2Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.JDATA2[15:0]
Reset value0000000000000000
0x88ADC_JDR3Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.JDATA3[15:0]
Reset value0000000000000000
0x8CADC_JDR4Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.JDATA4[15:0]
Reset value0000000000000000
0x90-0x9CReservedRes.
0xA0ADC_AWD2CRRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.AWD2CH[18:0]
Reset value0000000000000000000
0xA4ADC_AWD3CRRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.AWD3CH[18:0]
Reset value0000000000000000000
0xA8-0xACReservedRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
0xB0ADC_DIFSELRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.DIFSEL[18:0]
Reset value0000000000000000000
0xB4ADC_CALFACTRes.Res.Res.Res.Res.Res.Res.Res.Res.CALFACT_D[6:0]Res.Res.Res.Res.Res.Res.Res.Res.Res.CALFACT_S[6:0]
Reset value00000000000000
0xB8-0xC4ReservedRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
0xC8ADC_ORRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.OP0
Reset value0
0xCC-0xFCReservedRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.

Table 244. ADC register map and reset values (master and slave ADC common registers)

OffsetRegister name313029282726252423222120191817161514131211109876543210
0x300ADC_CSRRes.Res.Res.Res.Res.JQOVF_SLVAWD3_SLVAWD2_SLVAWD1_SLVJEOS_SLVJEOC_SLVOVR_SLVEOS_SLVEOC_SLVEOSMP_SLVADRDY_SLVRes.Res.Res.Res.Res.JQOVF_MSTAWD3_MSTAWD2_MSTAWD1_MSTJEOS_MSTJEOC_MSTOVR_MSTEOS_MSTEOC_MSTEOSMP_MSTADRDY_MST
slave ADC2master ADC1
Reset value0000000000000000000000
0x304ReservedRes.
0x308ADC_CCRRes.Res.Res.Res.Res.Res.Res.VBATENTSENVREFENPRESC[3:0]CKMODE[1:0]MDMA[1:0]DMACFGRes.DELAY[3:0]Res.Res.Res.DUAL[4:0]
Reset value0000000000000000000000

Table 244. ADC register map and reset values (master and slave ADC common registers) (continued)

OffsetRegister name313029282726252423222120191817161514131211109876543210
0x30CADC_CDRRDATA_SLV[15:0]
Reset value000000000000000000000000000000000
0x310-
0x3EC
ReservedResResResResResResResResResResResResResResResResResResResResResResResResResResResResResResResResRes

Refer to Section 2.3: Memory organization for the register boundary addresses.