28. General-purpose timer (TIM2)

28.1 TIM2 introduction

The general-purpose timer TIM2 consists of a 32-bit auto-reload counter driven by a programmable prescaler.

The timer may be used for a variety of purposes, including measuring the pulse lengths of input signals ( input capture ) or generating output waveforms ( output compare and PWM ).

Pulse lengths and waveform periods can be modulated from a few microseconds to several milliseconds using the timer prescaler and the RCC clock controller prescalers.

28.2 TIM2 main features

Figure 216. General-purpose timer block diagram

General-purpose timer (TIM2) block diagram showing internal architecture, inputs, and outputs.

The diagram illustrates the internal architecture of the General-purpose timer (TIM2). At the top, the Internal clock (CK_INT) from the RCC is connected to the Trigger controller . The TIMx_ETR input is processed through a Polarity selection & edge detector & prescaler to generate ETRP , which is then filtered by an Input filter to produce ETRF for the Trigger controller . Other trigger inputs include ITR[0..15] , TRC , TI1F_ED , TI1FP1 , and TI2FP2 . The Trigger controller outputs TRGO to other timers and peripherals, and provides Reset, enable, count signals to the Slave controller mode . The Slave controller mode is also connected to the Encoder interface .

The Auto-reload register is configured by U (Update) events and provides Stop, clear or up/down control. The CK_PSC (Clock Prescaler) is connected to the PSC prescaler , which outputs CK_CNT to the +/- CNT counter . The CNT counter is also controlled by U events and provides CC1 , CC2 , CC3 , and CC4 signals to the Capture/Compare registers.

There are four Capture/Compare registers: Capture/Compare 1 register , Capture/Compare 2 register , Capture/Compare 3 register , and Capture/Compare 4 register . Each register is connected to an Input filter & edge detector (receiving TI1 , TI2 , TI3 , and TI4 inputs) and a Prescaler (receiving IC1 , IC2 , IC3 , and IC4 inputs). The Prescaler outputs IC1PS , IC2PS , IC3PS , and IC4PS to the registers. The registers also receive CC1I , CC2I , CC3I , and CC4I signals. The Capture/Compare registers output OC1REF , OC2REF , OC3REF , and OC4REF to the Output control blocks, which generate the OC1 , OC2 , OC3 , and OC4 outputs (labeled as TIMx_CH1 , TIMx_CH2 , TIMx_CH3 , and TIMx_CH4 ).

Notes:

MSV40927V4

General-purpose timer (TIM2) block diagram showing internal architecture, inputs, and outputs.

28.3 TIM2 functional description

28.3.1 Time-base unit

The main block of the programmable timer is a 32-bit counter with its related auto-reload register. The counter can count up, down or both up and down. The counter clock can be divided by a prescaler.

The counter, the auto-reload register and the prescaler register can be written or read by software. This is true even when the counter is running.

The time-base unit includes:

The auto-reload register is preloaded. Writing to or reading from the auto-reload register accesses the preload register. The content of the preload register are transferred into the shadow register permanently or at each update event (UEV), depending on the auto-reload preload enable bit (ARPE) in TIMx_CR1 register. The update event is sent when the counter reaches the overflow (or underflow when downcounting) and if the UDIS bit equals 0 in the TIMx_CR1 register. It can also be generated by software. The generation of the update event is described in detail for each configuration.

The counter is clocked by the prescaler output CK_CNT, which is enabled only when the counter enable bit (CEN) in TIMx_CR1 register is set (refer also to the slave mode controller description to get more details on counter enabling).

Note that the actual counter enable signal CNT_EN is set 1 clock cycle after CEN.

Prescaler description

The prescaler can divide the counter clock frequency by any factor between 1 and 65536. It is based on a 16-bit counter controlled through a 16-bit/32-bit register (in the TIMx_PSC register). It can be changed on the fly as this control register is buffered. The new prescaler ratio is taken into account at the next update event.

Figure 217 and Figure 218 give some examples of the counter behavior when the prescaler ratio is changed on the fly:

Figure 217. Counter timing diagram with prescaler division change from 1 to 2

Timing diagram for Figure 217 showing signals CK_PSC, CEN, Timerclock = CK_CNT, Counter register, Update event (UEV), Prescaler control register, Prescaler buffer, and Prescaler counter over time. It illustrates a change in prescaler division from 1 to 2.

This timing diagram illustrates the operation of a general-purpose timer (TIM2) when the prescaler division is changed from 1 to 2. The signals shown are:

MS31076V2

Timing diagram for Figure 217 showing signals CK_PSC, CEN, Timerclock = CK_CNT, Counter register, Update event (UEV), Prescaler control register, Prescaler buffer, and Prescaler counter over time. It illustrates a change in prescaler division from 1 to 2.

Figure 218. Counter timing diagram with prescaler division change from 1 to 4

Timing diagram for Figure 218 showing signals CK_PSC, CEN, Timerclock = CK_CNT, Counter register, Update event (UEV), Prescaler control register, Prescaler buffer, and Prescaler counter over time. It illustrates a change in prescaler division from 1 to 4.

This timing diagram illustrates the operation of a general-purpose timer (TIM2) when the prescaler division is changed from 1 to 4. The signals shown are:

MS31077V2

Timing diagram for Figure 218 showing signals CK_PSC, CEN, Timerclock = CK_CNT, Counter register, Update event (UEV), Prescaler control register, Prescaler buffer, and Prescaler counter over time. It illustrates a change in prescaler division from 1 to 4.

28.3.2 Counter modes

Upcounting mode

In upcounting mode, the counter counts from 0 to the auto-reload value (content of the TIMx_ARR register), then restarts from 0 and generates a counter overflow event.

An Update event can be generated at each counter overflow or by setting the UG bit in the TIMx_EGR register (by software or by using the slave mode controller).

The UEV event can be disabled by software by setting the UDIS bit in TIMx_CR1 register. This is to avoid updating the shadow registers while writing new values in the preload registers. Then no update event occurs until the UDIS bit has been written to 0. However, the counter restarts from 0, as well as the counter of the prescaler (but the prescale rate does not change). In addition, if the URS bit (update request selection) in TIMx_CR1 register is set, setting the UG bit generates an update event UEV but without setting the UIF flag (thus no interrupt or DMA request is sent). This is to avoid generating both update and capture interrupts when clearing the counter on the capture event.

When an update event occurs, all the registers are updated and the update flag (UIF bit in TIMx_SR register) is set (depending on the URS bit):

The following figures show some examples of the counter behavior for different clock frequencies when TIMx_ARR=0x36.

Figure 219. Counter timing diagram, internal clock divided by 1

Timing diagram for upcounting mode. The diagram shows the relationship between the prescaler clock (CK_PSC), counter enable (CNT_EN), timer clock (Timerclock = CK_CNT), counter register values, counter overflow, update event (UEV), and update interrupt flag (UIF).

The timing diagram illustrates the behavior of the counter in upcounting mode. The top signal, CK_PSC, is a periodic square wave. Below it, CNT_EN is a signal that goes high to enable the counter. The third signal, Timerclock = CK_CNT, is a square wave that is active only when CNT_EN is high. The fourth signal, Counter register, shows the count values: 31, 32, 33, 34, 35, 36, 00, 01, 02, 03, 04, 05, 06, 07. The counter increments by 1 at each rising edge of the timer clock. When the counter reaches 36 (0x24), it overflows to 00. The fifth signal, Counter overflow, is a pulse that goes high when the counter overflows. The sixth signal, Update event (UEV), is a pulse that goes high when the counter overflows. The seventh signal, Update interrupt flag (UIF), is a pulse that goes high when the counter overflows. Vertical dashed lines indicate the timing relationships between the signals.

Timing diagram for upcounting mode. The diagram shows the relationship between the prescaler clock (CK_PSC), counter enable (CNT_EN), timer clock (Timerclock = CK_CNT), counter register values, counter overflow, update event (UEV), and update interrupt flag (UIF).

MS31078V2

Figure 220. Counter timing diagram, internal clock divided by 2

Timing diagram for internal clock divided by 2. It shows CK_PSC, CNT_EN, Timerclock = CK_CNT, Counter register values (0034, 0035, 0036, 0000, 0001, 0002, 0003), Counter overflow, Update event (UEV), and Update interrupt flag (UIF) over time.

This timing diagram illustrates the operation of a general-purpose timer (TIM2) with an internal clock divided by 2. The diagram shows the relationship between the prescaler clock (CK_PSC), the counter enable signal (CNT_EN), the timer clock (Timerclock = CK_CNT), the counter register values, the counter overflow signal, the update event (UEV), and the update interrupt flag (UIF).

The CK_PSC signal is a periodic square wave. The CNT_EN signal is a horizontal line that goes high at the first rising edge of CK_PSC. The Timerclock = CK_CNT signal is a square wave that is half the frequency of CK_PSC, with its rising edges aligned with the rising edges of CK_PSC after CNT_EN goes high. The Counter register shows a sequence of values: 0034, 0035, 0036, 0000, 0001, 0002, 0003. The Counter overflow signal is a horizontal line that goes high at the transition from 0036 to 0000. The Update event (UEV) signal is a horizontal line that goes high at the transition from 0036 to 0000. The Update interrupt flag (UIF) signal is a horizontal line that goes high at the transition from 0036 to 0000.

MS31079V2

Timing diagram for internal clock divided by 2. It shows CK_PSC, CNT_EN, Timerclock = CK_CNT, Counter register values (0034, 0035, 0036, 0000, 0001, 0002, 0003), Counter overflow, Update event (UEV), and Update interrupt flag (UIF) over time.

Figure 221. Counter timing diagram, internal clock divided by 4

Timing diagram for internal clock divided by 4. It shows CK_PSC, CNT_EN, Timerclock = CK_CNT, Counter register values (0035, 0036, 0000, 0001), Counter overflow, Update event (UEV), and Update interrupt flag (UIF) over time.

This timing diagram illustrates the operation of a general-purpose timer (TIM2) with an internal clock divided by 4. The diagram shows the relationship between the prescaler clock (CK_PSC), the counter enable signal (CNT_EN), the timer clock (Timerclock = CK_CNT), the counter register values, the counter overflow signal, the update event (UEV), and the update interrupt flag (UIF).

The CK_PSC signal is a periodic square wave. The CNT_EN signal is a horizontal line that goes high at the first rising edge of CK_PSC. The Timerclock = CK_CNT signal is a square wave that is one-quarter the frequency of CK_PSC, with its rising edges aligned with every second rising edge of CK_PSC after CNT_EN goes high. The Counter register shows a sequence of values: 0035, 0036, 0000, 0001. The Counter overflow signal is a horizontal line that goes high at the transition from 0036 to 0000. The Update event (UEV) signal is a horizontal line that goes high at the transition from 0036 to 0000. The Update interrupt flag (UIF) signal is a horizontal line that goes high at the transition from 0036 to 0000.

MS31080V2

Timing diagram for internal clock divided by 4. It shows CK_PSC, CNT_EN, Timerclock = CK_CNT, Counter register values (0035, 0036, 0000, 0001), Counter overflow, Update event (UEV), and Update interrupt flag (UIF) over time.

Figure 222. Counter timing diagram, internal clock divided by N

Timing diagram for Figure 222 showing CK_PSC, Timerclock = CK_CNT, Counter register (values 1F, 20, 00), Counter overflow, Update event (UEV), and Update interrupt flag (UIF) signals over time. The counter register shows a transition from 1F to 20, then a reset to 00 upon overflow. The overflow, UEV, and UIF signals are shown as pulses coinciding with the counter reset.

Timing diagram showing the relationship between the prescaler clock (CK_PSC), the timer clock (Timerclock = CK_CNT), the counter register value, counter overflow, update event (UEV), and update interrupt flag (UIF). The counter register shows values 1F, 20, and 00. The overflow, UEV, and UIF signals are shown as pulses coinciding with the counter reset from 20 to 00.

MS31081V2

Timing diagram for Figure 222 showing CK_PSC, Timerclock = CK_CNT, Counter register (values 1F, 20, 00), Counter overflow, Update event (UEV), and Update interrupt flag (UIF) signals over time. The counter register shows a transition from 1F to 20, then a reset to 00 upon overflow. The overflow, UEV, and UIF signals are shown as pulses coinciding with the counter reset.

Figure 223. Counter timing diagram, Update event when ARPE=0 (TIMx_ARR not preloaded)

Timing diagram for Figure 223 showing CK_PSC, CEN, Timerclock = CK_CNT, Counter register (values 31, 32, 33, 34, 35, 36, 00, 01, 02, 03, 04, 05, 06, 07), Counter overflow, Update event (UEV), Update interrupt flag (UIF), and Auto-reload preload register (values FF, 36). The counter counts from 31 to 36, then overflows to 00. The overflow, UEV, and UIF signals are shown as pulses coinciding with the counter reset. The auto-reload preload register is shown with values FF and 36, with a note 'Write a new value in TIMx_ARR'.

Timing diagram showing the relationship between the prescaler clock (CK_PSC), the counter enable (CEN), the timer clock (Timerclock = CK_CNT), the counter register value, counter overflow, update event (UEV), update interrupt flag (UIF), and the auto-reload preload register. The counter register shows values 31, 32, 33, 34, 35, 36, 00, 01, 02, 03, 04, 05, 06, 07. The overflow, UEV, and UIF signals are shown as pulses coinciding with the counter reset from 36 to 00. The auto-reload preload register shows values FF and 36, with a note indicating a new value is written to TIMx_ARR.

MS31082V2

Timing diagram for Figure 223 showing CK_PSC, CEN, Timerclock = CK_CNT, Counter register (values 31, 32, 33, 34, 35, 36, 00, 01, 02, 03, 04, 05, 06, 07), Counter overflow, Update event (UEV), Update interrupt flag (UIF), and Auto-reload preload register (values FF, 36). The counter counts from 31 to 36, then overflows to 00. The overflow, UEV, and UIF signals are shown as pulses coinciding with the counter reset. The auto-reload preload register is shown with values FF and 36, with a note 'Write a new value in TIMx_ARR'.

Figure 224. Counter timing diagram, Update event when ARPE=1 (TIMx_ARR preloaded)

Timing diagram for a general-purpose timer (TIM2) in upcounting mode with ARPE=1. The diagram shows the relationship between the prescaler clock (CK_PSC), counter enable (CEN), timer clock (CK_CNT), counter register values, counter overflow, update event (UEV), update interrupt flag (UIF), and auto-reload registers (ARR and shadow register).

The timing diagram illustrates the following signals and events:

MS31083V2

Timing diagram for a general-purpose timer (TIM2) in upcounting mode with ARPE=1. The diagram shows the relationship between the prescaler clock (CK_PSC), counter enable (CEN), timer clock (CK_CNT), counter register values, counter overflow, update event (UEV), update interrupt flag (UIF), and auto-reload registers (ARR and shadow register).

Downcounting mode

In downcounting mode, the counter counts from the auto-reload value (content of the TIMx_ARR register) down to 0, then restarts from the auto-reload value and generates a counter underflow event.

An Update event can be generated at each counter underflow or by setting the UG bit in the TIMx_EGR register (by software or by using the slave mode controller)

The UEV update event can be disabled by software by setting the UDIS bit in TIMx_CR1 register. This is to avoid updating the shadow registers while writing new values in the preload registers. Then no update event occurs until UDIS bit has been written to 0. However, the counter restarts from the current auto-reload value, whereas the counter of the prescaler restarts from 0 (but the prescale rate doesn't change).

In addition, if the URS bit (update request selection) in TIMx_CR1 register is set, setting the UG bit generates an update event UEV but without setting the UIF flag (thus no interrupt or DMA request is sent). This is to avoid generating both update and capture interrupts when clearing the counter on the capture event.

When an update event occurs, all the registers are updated and the update flag (UIF bit in TIMx_SR register) is set (depending on the URS bit):

The following figures show some examples of the counter behavior for different clock frequencies when TIMx_ARR=0x36.

Figure 225. Counter timing diagram, internal clock divided by 1 Figure 225: Counter timing diagram, internal clock divided by 1

This timing diagram illustrates the behavior of a down-counter when the internal clock is divided by 1. The signals shown are CK_PSC (prescaler clock), CNT_EN (counter enable), Timerclock = CK_CNT, Counter register, Counter underflow (cnt_udf), Update event (UEV), and Update interrupt flag (UIF). The counter register values are 05, 04, 03, 02, 01, 00, 36, 35, 34, 33, 32, 31, 30, 2F. An underflow and update event occur when the counter reaches 00 and reloads to 36.

MS31184V1

Figure 225: Counter timing diagram, internal clock divided by 1
Figure 226. Counter timing diagram, internal clock divided by 2 Figure 226: Counter timing diagram, internal clock divided by 2

This timing diagram illustrates the behavior of a down-counter when the internal clock is divided by 2. The signals shown are CK_PSC, CNT_EN, Timerclock = CK_CNT, Counter register, Counter underflow, Update event (UEV), and Update interrupt flag (UIF). The counter register values are 0002, 0001, 0000, 0036, 0035, 0034, 0033. The CK_CNT pulses every two CK_PSC cycles. An underflow and update event occur when the counter reaches 0000 and reloads to 0036.

MS31185V1

Figure 226: Counter timing diagram, internal clock divided by 2

Figure 227. Counter timing diagram, internal clock divided by 4

Timing diagram for internal clock divided by 4. It shows the relationship between CK_PSC, CNT_EN, Timerclock (CK_CNT), Counter register values, Counter underflow, Update event (UEV), and Update interrupt flag (UIF).

This timing diagram illustrates the operation of a general-purpose timer when the internal clock is divided by 4. The signals shown are:

The diagram shows three counter cycles. Vertical dashed lines indicate the rising edges of the Timerclock (CK_CNT). The first rising edge after CNT_EN goes high starts the counter at 0001. The counter rolls over from 0001 to 0000 at the second rising edge. It stays at 0000 until the third rising edge, where it rolls over back to 0001, triggering the underflow, UEV, and UIF signals. The fourth rising edge occurs while the counter is at 0001.

MS31186V1

Timing diagram for internal clock divided by 4. It shows the relationship between CK_PSC, CNT_EN, Timerclock (CK_CNT), Counter register values, Counter underflow, Update event (UEV), and Update interrupt flag (UIF).

Figure 228. Counter timing diagram, internal clock divided by N

Timing diagram for internal clock divided by N. It shows the relationship between CK_PSC, Timerclock (CK_CNT), Counter register values, Counter underflow, Update event (UEV), and Update interrupt flag (UIF).

This timing diagram illustrates the operation of a general-purpose timer when the internal clock is divided by an arbitrary value N. The signals shown are:

The diagram shows two counter cycles with a break in the timeline. The first cycle shows the counter starting at 20 (hex) and rolling over to 1F (hex) at the first rising edge of the Timerclock (CK_CNT). After a break, the second cycle shows the counter starting at 00 and rolling over to 36 (hex) at the second rising edge of the Timerclock. This rollover triggers the underflow, UEV, and UIF signals. The third rising edge occurs while the counter is at 36 (hex).

MS31187V1

Timing diagram for internal clock divided by N. It shows the relationship between CK_PSC, Timerclock (CK_CNT), Counter register values, Counter underflow, Update event (UEV), and Update interrupt flag (UIF).

Figure 229. Counter timing diagram, Update event

Figure 229. Counter timing diagram, Update event. This timing diagram shows the relationship between several signals over time. 1. CK_PSC: A periodic square wave clock signal. 2. CEN: Counter Enable signal, shown as a high-level signal. 3. Timerclock = CK_CNT: The counter clock signal, which is a divided version of CK_PSC. 4. Counter register: A sequence of hexadecimal values: 05, 04, 03, 02, 01, 00, 36, 35, 34, 33, 32, 31, 30, 2F. The transition from 00 to 36 indicates a counter underflow. 5. Counter underflow: A pulse that goes high when the counter register reaches 00 and then returns low. 6. Update event (UEV): A pulse that goes high when the counter underflows. 7. Update interrupt flag (UIF): A signal that goes high when the update event occurs and remains high until cleared. 8. Auto-reload preload register: Shows a value of FF being overwritten by 36. An arrow points to the transition with the text 'Write a new value in TIMx_ARR'. Vertical dashed lines mark the timing of the underflow and update event.
Figure 229. Counter timing diagram, Update event. This timing diagram shows the relationship between several signals over time. 1. CK_PSC: A periodic square wave clock signal. 2. CEN: Counter Enable signal, shown as a high-level signal. 3. Timerclock = CK_CNT: The counter clock signal, which is a divided version of CK_PSC. 4. Counter register: A sequence of hexadecimal values: 05, 04, 03, 02, 01, 00, 36, 35, 34, 33, 32, 31, 30, 2F. The transition from 00 to 36 indicates a counter underflow. 5. Counter underflow: A pulse that goes high when the counter register reaches 00 and then returns low. 6. Update event (UEV): A pulse that goes high when the counter underflows. 7. Update interrupt flag (UIF): A signal that goes high when the update event occurs and remains high until cleared. 8. Auto-reload preload register: Shows a value of FF being overwritten by 36. An arrow points to the transition with the text 'Write a new value in TIMx_ARR'. Vertical dashed lines mark the timing of the underflow and update event.

MS31188V1

Center-aligned mode (up/down counting)

In center-aligned mode, the counter counts from 0 to the auto-reload value (content of the TIMx_ARR register) – 1, generates a counter overflow event, then counts from the auto-reload value down to 1 and generates a counter underflow event. Then it restarts counting from 0.

Center-aligned mode is active when the CMS bits in TIMx_CR1 register are not equal to '00'. The Output compare interrupt flag of channels configured in output is set when: the counter counts down (Center aligned mode 1, CMS = "01"), the counter counts up (Center aligned mode 2, CMS = "10") the counter counts up and down (Center aligned mode 3, CMS = "11").

In this mode, the direction bit (DIR from TIMx_CR1 register) cannot be written. It is updated by hardware and gives the current direction of the counter.

The update event can be generated at each counter overflow and at each counter underflow or by setting the UG bit in the TIMx_EGR register (by software or by using the slave mode controller) also generates an update event. In this case, the counter restarts counting from 0, as well as the counter of the prescaler.

The UEV update event can be disabled by software by setting the UDIS bit in TIMx_CR1 register. This is to avoid updating the shadow registers while writing new values in the preload registers. Then no update event occurs until the UDIS bit has been written to 0. However, the counter continues counting up and down, based on the current auto-reload value.

In addition, if the URS bit (update request selection) in TIMx_CR1 register is set, setting the UG bit generates an update event UEV but without setting the UIF flag (thus no interrupt or

DMA request is sent). This is to avoid generating both update and capture interrupt when clearing the counter on the capture event.

When an update event occurs, all the registers are updated and the update flag (UIF bit in TIMx_SR register) is set (depending on the URS bit):

The following figures show some examples of the counter behavior for different clock frequencies.

Figure 230. Counter timing diagram, internal clock divided by 1, TIMx_ARR=0x6

Timing diagram for TIM2 counter in center-aligned mode 1. The diagram shows the relationship between the prescaler clock (CK_PSC), enable signal (CEN), timer clock (CK_CNT), counter register values, underflow/overflow events, update events (UEV), and the update interrupt flag (UIF).

The timing diagram illustrates the operation of the TIM2 counter. The top signal, CK_PSC, is a periodic square wave. Below it, CEN (Counter Enable) is shown as a signal that goes high to enable the counter. The third signal, Timerclock = CK_CNT, is a square wave derived from CK_PSC. The fourth signal, Counter register, shows the counter's value over time: 04, 03, 02, 01, 00, 01, 02, 03, 04, 05, 06, 05, 04, 03. The fifth signal, Counter underflow, is a pulse that goes high when the counter reaches 00. The sixth signal, Counter overflow, is a pulse that goes high when the counter reaches 06. The seventh signal, Update event (UEV), is a pulse that goes high when the counter reaches 00 or 06. The bottom signal, Update interrupt flag (UIF), is a pulse that goes high when the counter reaches 00 or 06. The diagram is labeled MS31189V3 in the bottom right corner.

Timing diagram for TIM2 counter in center-aligned mode 1. The diagram shows the relationship between the prescaler clock (CK_PSC), enable signal (CEN), timer clock (CK_CNT), counter register values, underflow/overflow events, update events (UEV), and the update interrupt flag (UIF).
  1. 1. Here, center-aligned mode 1 is used (for more details refer to Section 28.4.1: TIM2 control register 1 (TIM2_CR1) on page 849 ).

Figure 231. Counter timing diagram, internal clock divided by 2

Timing diagram for Figure 231 showing CK_PSC, CNT_EN, Timerclock = CK_CNT, Counter register values (0003 to 0000 and back to 0003), Counter underflow, Update event (UEV), and Update interrupt flag (UIF).

This timing diagram illustrates the operation of a general-purpose timer (TIM2) with the internal clock divided by 2. The diagram shows the following signals and events over time:

MS31190V1

Timing diagram for Figure 231 showing CK_PSC, CNT_EN, Timerclock = CK_CNT, Counter register values (0003 to 0000 and back to 0003), Counter underflow, Update event (UEV), and Update interrupt flag (UIF).

Figure 232. Counter timing diagram, internal clock divided by 4, TIMx_ARR=0x36

Timing diagram for Figure 232 showing CK_PSC, CNT_EN, Timerclock = CK_CNT, Counter register values (0034 to 0036 and back to 0035), Counter overflow, Update event (UEV), and Update interrupt flag (UIF).

This timing diagram illustrates the operation of a general-purpose timer (TIM2) with the internal clock divided by 4 and the auto-reload register (TIMx_ARR) set to 0x36. The diagram shows the following signals and events over time:

Note: Here, center_aligned mode 2 or 3 is updated with an UIF on overflow

MS31191V1

Timing diagram for Figure 232 showing CK_PSC, CNT_EN, Timerclock = CK_CNT, Counter register values (0034 to 0036 and back to 0035), Counter overflow, Update event (UEV), and Update interrupt flag (UIF).
  1. 1. Center-aligned mode 2 or 3 is used with an UIF on overflow.

Figure 233. Counter timing diagram, internal clock divided by N

Timing diagram for Figure 233 showing CK_PSC, Timerclock = CK_CNT, Counter register (values 20, 1F, 01, 00), Counter underflow, Update event (UEV), and Update interrupt flag (UIF).

This timing diagram illustrates the operation of a timer counter. The top signal, CK_PSC, is a periodic square wave. Below it, the Timerclock = CK_CNT is shown as a series of pulses. The Counter register is depicted with values 20, 1F, 01, and 00. The Counter underflow signal is shown as a pulse when the counter reaches 00. The Update event (UEV) and Update interrupt flag (UIF) are also shown as pulses. The diagram is labeled MS31192V1 in the bottom right corner.

Timing diagram for Figure 233 showing CK_PSC, Timerclock = CK_CNT, Counter register (values 20, 1F, 01, 00), Counter underflow, Update event (UEV), and Update interrupt flag (UIF).

Figure 234. Counter timing diagram, Update event with ARPE=1 (counter underflow)

Timing diagram for Figure 234 showing CK_PSC, CEN, Timerclock = CK_CNT, Counter register (values 06 down to 00, then 01 up to 07), Counter underflow, Update event (UEV), Update interrupt flag (UIF), Auto-reload preload register (values FD, 36), Write a new value in TIMx_ARR, and Auto-reload active register (values FD, 36).

This timing diagram shows the timer's behavior with ARPE=1. It includes signals for CK_PSC, CEN (Counter Enable), Timerclock = CK_CNT, Counter register (counting from 06 down to 00, then 01 up to 07), Counter underflow, Update event (UEV), Update interrupt flag (UIF), Auto-reload preload register (values FD and 36), Write a new value in TIMx_ARR, and Auto-reload active register (values FD and 36). The diagram is labeled MS31193V1 in the bottom right corner.

Timing diagram for Figure 234 showing CK_PSC, CEN, Timerclock = CK_CNT, Counter register (values 06 down to 00, then 01 up to 07), Counter underflow, Update event (UEV), Update interrupt flag (UIF), Auto-reload preload register (values FD, 36), Write a new value in TIMx_ARR, and Auto-reload active register (values FD, 36).

Figure 235. Counter timing diagram, Update event with ARPE=1 (counter overflow)

Figure 235. Counter timing diagram, Update event with ARPE=1 (counter overflow). The diagram shows the relationship between the prescaler clock (CK_PSC), counter enable (CEN), timer clock (CK_CNT), counter register values, counter overflow, update event (UEV), update interrupt flag (UIF), auto-reload preload register, and auto-reload active register over time. The counter register counts from F7 to 2F, overflowing from FC to 36. The update event occurs at the overflow, setting the UIF flag. The auto-reload preload register is updated with a new value (FD) before the overflow, which is then copied to the active register at the overflow event.

The timing diagram illustrates the operation of a general-purpose timer (TIM2) in counter mode with ARPE=1. The signals shown are:

MS31194V1

Figure 235. Counter timing diagram, Update event with ARPE=1 (counter overflow). The diagram shows the relationship between the prescaler clock (CK_PSC), counter enable (CEN), timer clock (CK_CNT), counter register values, counter overflow, update event (UEV), update interrupt flag (UIF), auto-reload preload register, and auto-reload active register over time. The counter register counts from F7 to 2F, overflowing from FC to 36. The update event occurs at the overflow, setting the UIF flag. The auto-reload preload register is updated with a new value (FD) before the overflow, which is then copied to the active register at the overflow event.

28.3.3 Clock selection

The counter clock can be provided by the following clock sources:

Internal clock source (CK_INT)

If the slave mode controller is disabled (SMS=000 in the TIMx_SMCR register), then the CEN, DIR (in the TIMx_CR1 register) and UG bits (in the TIMx_EGR register) are actual control bits and can be changed only by software (except UG which remains cleared automatically). As soon as the CEN bit is written to 1, the prescaler is clocked by the internal clock CK_INT.

Figure 236 shows the behavior of the control circuit and the upcounter in normal mode, without prescaler.

Figure 236. Control circuit in normal mode, internal clock divided by 1

Timing diagram for Figure 236 showing internal clock, CEN=CNT_EN, UG, CNT_INIT, Counter clock, and Counter register values over time.

The timing diagram illustrates the control circuit in normal mode with an internal clock divided by 1. The signals shown are:

Vertical dashed lines indicate key timing points: the first rising edge of the counter clock, the rising edge of the UG pulse, the rising edge of the CNT_INIT pulse, and subsequent rising edges of the counter clock.

Timing diagram for Figure 236 showing internal clock, CEN=CNT_EN, UG, CNT_INIT, Counter clock, and Counter register values over time.

MS31085V2

External clock source mode 1

This mode is selected when SMS=111 in the TIMx_SMCR register. The counter can count at each rising or falling edge on a selected input.

Figure 237. TI2 external clock connection example

Block diagram for Figure 237 showing the TI2 external clock connection example.

The block diagram shows the connection of the TI2 input to the external clock source. The TI2 input (TI2[0] or TI2[1..15]) is connected to a Filter block, which is controlled by the IC2F[3:0] bits in the TIMx_CCMR1 register. The output of the filter is connected to an Edge detector block. The Edge detector has two outputs: TI2F_Rising and TI2F_Falling. These are connected to a multiplexer (MUX) controlled by the CC2P bits in the TIMx_CCER register. The MUX output is connected to the TRGI input of the TIMx_SMCR register. The TIMx_SMCR register contains the TS[4:0] bits, which are used to select the clock source. The selected clock source (ITRx, TI1_ED, TI1FP1, TI2FP2, ETRF, or CK_INT) is connected to the CK_PSC input of the counter. The ECE and SMS[2:0] bits in the TIMx_SMCR register are also shown.

Block diagram for Figure 237 showing the TI2 external clock connection example.

MSv40117V1

  1. 1. Codes ranging from 01000 to 11111: ITRy.

For example, to configure the upcounter to count in response to a rising edge on the TI2 input, use the following procedure:

  1. 1. Select the proper TI2x source (internal or external) with the TI2SEL[3:0] bits in the TIMx_TISEL register.
  2. 2. Configure channel 2 to detect rising edges on the TI2 input by writing CC2S= '01 in the TIMx_CCMR1 register.
  3. 3. Configure the input filter duration by writing the IC2F[3:0] bits in the TIMx_CCMR1 register (if no filter is needed, keep IC2F=0000).

Note: The capture prescaler is not used for triggering, so it does not need to be configured.

  1. 4. Select rising edge polarity by writing CC2P=0 and CC2NP=0 and CC2NP=0 in the TIMx_CCER register.
  2. 5. Configure the timer in external clock mode 1 by writing SMS=111 in the TIMx_SMCR register.
  3. 6. Select TI2 as the input source by writing TS=00110 in the TIMx_SMCR register.
  4. 7. Enable the counter by writing CEN=1 in the TIMx_CR1 register.

When a rising edge occurs on TI2, the counter counts once and the TIF flag is set.

The delay between the rising edge on TI2 and the actual clock of the counter is due to the resynchronization circuit on TI2 input.

Figure 238. Control circuit in external clock mode 1

Timing diagram for Figure 238 showing the relationship between TI2 input, counter clock, counter register values, and TIF flag in external clock mode 1.

The diagram illustrates the timing for external clock mode 1. It shows five horizontal signal lines over time, separated by two vertical dashed lines representing rising edges of the TI2 input signal. The signals are: TI2 (top), CNT_EN (second from top), Counter clock = CK_CNT = CK_PSC (third from top), Counter register (fourth from top), and TIF (bottom). The Counter register shows values 34, 35, and 36. The Counter clock is a pulse that occurs after each rising edge of TI2. The TIF flag is set (goes high) after each rising edge of TI2 and is reset (goes low) by a 'Write TIF=0' operation, indicated by arrows pointing to the falling edges of the TIF signal. The MS31087V2 identifier is in the bottom right corner.

Timing diagram for Figure 238 showing the relationship between TI2 input, counter clock, counter register values, and TIF flag in external clock mode 1.

External clock source mode 2

This mode is selected by writing ECE=1 in the TIMx_SMCR register.

The counter can count at each rising or falling edge on the external trigger input ETR.

Figure 239 gives an overview of the external trigger input block.

Figure 239. External trigger input block

Figure 239. External trigger input block diagram showing the signal flow from ETR input or LSE to the encoder mode, external clock modes, and internal clock mode. The diagram includes a multiplexer for ETR source selection (ETR input or LSE, or ETR1..15 inputs from on-chip sources), controlled by ETRSEL[3:0] in TIMx_AF1. The selected signal passes through an ETP (External Trigger Pulse) block, controlled by ETP and ETPS[1:0] in TIMx_SMCR. The signal then goes through a divider (/1, /2, /4, /8), controlled by ETPS[1:0] in TIMx_SMCR. The output of the divider (ETRP) is filtered by a filter downcounter (ETF[3:0] in TIMx_SMCR). The filtered signal (f_DTS) is then used by the encoder mode, external clock mode 1, external clock mode 2, and internal clock mode blocks. These blocks are controlled by TRGI, ETRF, CK_INT (internal clock), ECE, and SMS[2:0] in TIMx_SMCR. The final output is CK_PSC.
Figure 239. External trigger input block diagram showing the signal flow from ETR input or LSE to the encoder mode, external clock modes, and internal clock mode. The diagram includes a multiplexer for ETR source selection (ETR input or LSE, or ETR1..15 inputs from on-chip sources), controlled by ETRSEL[3:0] in TIMx_AF1. The selected signal passes through an ETP (External Trigger Pulse) block, controlled by ETP and ETPS[1:0] in TIMx_SMCR. The signal then goes through a divider (/1, /2, /4, /8), controlled by ETPS[1:0] in TIMx_SMCR. The output of the divider (ETRP) is filtered by a filter downcounter (ETF[3:0] in TIMx_SMCR). The filtered signal (f_DTS) is then used by the encoder mode, external clock mode 1, external clock mode 2, and internal clock mode blocks. These blocks are controlled by TRGI, ETRF, CK_INT (internal clock), ECE, and SMS[2:0] in TIMx_SMCR. The final output is CK_PSC.
  1. 1. As per ETR_RMP bit programming.

For example, to configure the upcounter to count each 2 rising edges on ETR, use the following procedure:

  1. 1. Select the proper ETR source (internal or external) with the ETRSEL[3:0] bits in the TIMx_AF1 register and the ETR_RMP bit in the TIM2_OR1 register.
  2. 2. As no filter is needed in this example, write ETF[3:0]=0000 in the TIMx_SMCR register.
  3. 3. Set the prescaler by writing ETPS[1:0]=01 in the TIMx_SMCR register
  4. 4. Select rising edge detection on the ETR pin by writing ETP=0 in the TIMx_SMCR register
  5. 5. Enable external clock mode 2 by writing ECE=1 in the TIMx_SMCR register.
  6. 6. Enable the counter by writing CEN=1 in the TIMx_CR1 register.

The counter counts once each 2 ETR rising edges.

The delay between the rising edge on ETR and the actual clock of the counter is due to the resynchronization circuit on the ETRP signal. As a consequence, the maximum frequency which can be correctly captured by the counter is at most 1/4 of TIMxCLK frequency. When the ETRP signal is faster, the user should apply a division of the external signal by a proper ETPS prescaler setting.

Figure 240. Control circuit in external clock mode 2 Timing diagram for Figure 240 showing signals fCK_INT, CNT_EN, ETR, ETRP, ETRF, Counter clock, and Counter register over time. The counter register values 34, 35, and 36 are shown at the bottom.

The timing diagram illustrates the operation in external clock mode 2. It shows the following signals:

Vertical dashed lines indicate synchronization points. The diagram is labeled MSV33111V3.

Timing diagram for Figure 240 showing signals fCK_INT, CNT_EN, ETR, ETRP, ETRF, Counter clock, and Counter register over time. The counter register values 34, 35, and 36 are shown at the bottom.

28.3.4 Capture/Compare channels

Each Capture/Compare channel is built around a capture/compare register (including a shadow register), an input stage for capture (with digital filter, multiplexing and prescaler) and an output stage (with comparator and output control).

The following figure gives an overview of one Capture/Compare channel.

The input stage samples the corresponding TIx input to generate a filtered signal TIxF. Then, an edge detector with polarity selection generates a signal (TIxFPx) which can be used as trigger input by the slave mode controller or as the capture command. It is prescaled before the capture register (ICxPS).

Figure 241. Capture/Compare channel (example: channel 1 input stage) Block diagram of the input stage for a Capture/Compare channel (example: channel 1).

This block diagram shows the signal path for channel 1 input stage:

The diagram is labeled MSV40120V1.

Block diagram of the input stage for a Capture/Compare channel (example: channel 1).

The output stage generates an intermediate waveform which is then used for reference: OCxRef (active high). The polarity acts at the end of the chain.

Figure 242. Capture/Compare channel 1 main circuit

Figure 242. Capture/Compare channel 1 main circuit diagram. The diagram shows the internal logic of the capture/compare channel. At the top, an APB Bus connects to an MCU-peripheral interface. This interface is connected to a 16/32-bit Capture/compare preload register and a compare shadow register. A Counter is also connected to these registers. In 'Input mode', signals CC1S[1], CC1S[0], IC1PS, CC1E, CC1G, and TIMx_EGR are processed through a series of OR and AND gates to control the 'Capture' operation into the shadow register. In 'Output mode', the preload register's value is transferred to the shadow register via a 'Compare transfer' gate. The shadow register's value is compared with the Counter's value in a 'Comparator' block, which outputs 'CNT>CCR1' and 'CNT=CCR1' signals. These signals, along with CC1S[1], CC1S[0], and OC1PE, are processed through OR and AND gates to generate the 'UEV (from time base unit)' signal. The OC1PE signal is also connected to the OC1PE register in the TIMx_CCMR1 block. The diagram is labeled MSv63030V1.
Figure 242. Capture/Compare channel 1 main circuit diagram. The diagram shows the internal logic of the capture/compare channel. At the top, an APB Bus connects to an MCU-peripheral interface. This interface is connected to a 16/32-bit Capture/compare preload register and a compare shadow register. A Counter is also connected to these registers. In 'Input mode', signals CC1S[1], CC1S[0], IC1PS, CC1E, CC1G, and TIMx_EGR are processed through a series of OR and AND gates to control the 'Capture' operation into the shadow register. In 'Output mode', the preload register's value is transferred to the shadow register via a 'Compare transfer' gate. The shadow register's value is compared with the Counter's value in a 'Comparator' block, which outputs 'CNT>CCR1' and 'CNT=CCR1' signals. These signals, along with CC1S[1], CC1S[0], and OC1PE, are processed through OR and AND gates to generate the 'UEV (from time base unit)' signal. The OC1PE signal is also connected to the OC1PE register in the TIMx_CCMR1 block. The diagram is labeled MSv63030V1.

Figure 243. Output stage of Capture/Compare channel (channel 1)

Figure 243. Output stage of Capture/Compare channel (channel 1) diagram. This diagram details the output logic. It starts with TIMx_SMCR (OCCS, OCREF_CLR, ETRF) and OCREF_CLR signals. OCREF_CLR is connected to a multiplexer (inputs 0 and 1) which outputs 'ocref_clr_int'. ETRF is connected to the same multiplexer. The 'ocref_clr_int' signal and OC1REF are inputs to an 'Output mode controller'. This controller also receives 'CNT > CCR1' and 'CNT = CCR1' signals and outputs 'OC1REFC' and 'OC2REF' signals. 'OC1REFC' is sent 'To the master mode controller'. 'OC1REF' and 'OC2REF' are inputs to an 'Output selector'. The 'Output selector' also receives 'OC1CE' and 'OC1M[3:0]' from the TIMx_CCMR1 block. The output of the selector is connected to a multiplexer (inputs '0' and '1'). This multiplexer is controlled by 'CC1E' from the TIMx_CCER block. The output of this multiplexer is connected to another multiplexer (inputs '0' and '1'), which is controlled by 'CC1P' from the TIMx_CCER block. The output of this second multiplexer is connected to an 'Output enable circuit', which is controlled by 'CC1E' from the TIMx_CCER block. The final output is 'OC1'. The diagram is labeled MS33145V5.
Figure 243. Output stage of Capture/Compare channel (channel 1) diagram. This diagram details the output logic. It starts with TIMx_SMCR (OCCS, OCREF_CLR, ETRF) and OCREF_CLR signals. OCREF_CLR is connected to a multiplexer (inputs 0 and 1) which outputs 'ocref_clr_int'. ETRF is connected to the same multiplexer. The 'ocref_clr_int' signal and OC1REF are inputs to an 'Output mode controller'. This controller also receives 'CNT > CCR1' and 'CNT = CCR1' signals and outputs 'OC1REFC' and 'OC2REF' signals. 'OC1REFC' is sent 'To the master mode controller'. 'OC1REF' and 'OC2REF' are inputs to an 'Output selector'. The 'Output selector' also receives 'OC1CE' and 'OC1M[3:0]' from the TIMx_CCMR1 block. The output of the selector is connected to a multiplexer (inputs '0' and '1'). This multiplexer is controlled by 'CC1E' from the TIMx_CCER block. The output of this multiplexer is connected to another multiplexer (inputs '0' and '1'), which is controlled by 'CC1P' from the TIMx_CCER block. The output of this second multiplexer is connected to an 'Output enable circuit', which is controlled by 'CC1E' from the TIMx_CCER block. The final output is 'OC1'. The diagram is labeled MS33145V5.

The capture/compare block is made of one preload register and one shadow register. Write and read always access the preload register.

In capture mode, captures are actually done in the shadow register, which is copied into the preload register.

In compare mode, the content of the preload register is copied into the shadow register which is compared to the counter.

28.3.5 Input capture mode

In Input capture mode, the Capture/Compare Registers (TIMx_CCRx) are used to latch the value of the counter after a transition detected by the corresponding ICx signal. When a capture occurs, the corresponding CCxIF flag (TIMx_SR register) is set and an interrupt or a DMA request can be sent if they are enabled. If a capture occurs while the CCxIF flag was already high, then the over-capture flag CCxOF (TIMx_SR register) is set. CCxIF can be cleared by software by writing it to 0 or by reading the captured data stored in the TIMx_CCRx register. CCxOF is cleared when it is written with 0.

The following example shows how to capture the counter value in TIMx_CCR1 when TI1 input rises. To do this, use the following procedure:

  1. 1. Select the proper TI1x source (internal or external) with the TI1SEL[3:0] bits in the TIMx_TISEL register.
  2. 2. Select the active input: TIMx_CCR1 must be linked to the TI1 input, so write the CC1S bits to 01 in the TIMx_CCMR1 register. As soon as CC1S becomes different from 00, the channel is configured in input and the TIMx_CCR1 register becomes read-only.
  3. 3. Program the appropriate input filter duration in relation with the signal connected to the timer (when the input is one of the TIx (ICxF bits in the TIMx_CCMRx register). Let's imagine that, when toggling, the input signal is not stable during at most 5 internal clock cycles. We must program a filter duration longer than these 5 clock cycles. We can validate a transition on TI1 when 8 consecutive samples with the new level have been detected (sampled at \( f_{DTS} \) frequency). Then write IC1F bits to 0011 in the TIMx_CCMR1 register.
  4. 4. Select the edge of the active transition on the TI1 channel by writing the CC1P and CC1NP bits to 000 in the TIMx_CCER register (rising edge in this case).
  5. 5. Program the input prescaler. In our example, we wish the capture to be performed at each valid transition, so the prescaler is disabled (write IC1PS bits to 00 in the TIMx_CCMR1 register).
  6. 6. Enable capture from the counter into the capture register by setting the CC1E bit in the TIMx_CCER register.
  7. 7. If needed, enable the related interrupt request by setting the CC1IE bit in the TIMx_DIER register, and/or the DMA request by setting the CC1DE bit in the TIMx_DIER register.

When an input capture occurs:

In order to handle the overcapture, it is recommended to read the data before the overcapture flag. This is to avoid missing an overcapture which could happen after reading the flag and before reading the data.

Note: IC interrupt and/or DMA requests can be generated by software by setting the corresponding CCxG bit in the TIMx_EGR register.

28.3.6 PWM input mode

This mode is a particular case of input capture mode. The procedure is the same except:

For example, one can measure the period (in TIMx_CCR1 register) and the duty cycle (in TIMx_CCR2 register) of the PWM applied on TI1 using the following procedure (depending on CK_INT frequency and prescaler value):

  1. 1. Select the proper TI1x source (internal or external) with the TI1SEL[3:0] bits in the TIMx_TISEL register.
  2. 2. Select the active input for TIMx_CCR1: write the CC1S bits to 01 in the TIMx_CCMR1 register (TI1 selected).
  3. 3. Select the active polarity for TI1FP1 (used both for capture in TIMx_CCR1 and counter clear): write the CC1P to '0' and the CC1NP bit to '0' (active on rising edge).
  4. 4. Select the active input for TIMx_CCR2: write the CC2S bits to 10 in the TIMx_CCMR1 register (TI1 selected).
  5. 5. Select the active polarity for TI1FP2 (used for capture in TIMx_CCR2): write the CC2P bit to '1' and the CC2NP bit to '0' (active on falling edge).
  6. 6. Select the valid trigger input: write the TS bits to 00101 in the TIMx_SMCR register (TI1FP1 selected).
  7. 7. Configure the slave mode controller in reset mode: write the SMS bits to 100 in the TIMx_SMCR register.
  8. 8. Enable the captures: write the CC1E and CC2E bits to '1' in the TIMx_CCER register.

Figure 244. PWM input mode timing

Timing diagram for PWM input mode. The diagram shows four waveforms over time: TI1 (PWM signal), TIMx_CNT (counter values), TIMx_CCR1 (capture register 1), and TIMx_CCR2 (capture register 2). The TI1 signal is a PWM signal with a rising edge followed by a falling edge. The TIMx_CNT register shows a sequence of values: 0004, 0000, 0001, 0002, 0003, 0004, 0000. The TIMx_CCR1 register is set to 0004. The TIMx_CCR2 register is set to 0002. Three events are marked with arrows: 1. IC1 capture, IC2 capture, reset counter (at the first rising edge of TI1). 2. IC2 capture pulse width measurement (at the first falling edge of TI1). 3. IC1 capture period measurement (at the second rising edge of TI1). The diagram is labeled ai15413.
Timing diagram for PWM input mode. The diagram shows four waveforms over time: TI1 (PWM signal), TIMx_CNT (counter values), TIMx_CCR1 (capture register 1), and TIMx_CCR2 (capture register 2). The TI1 signal is a PWM signal with a rising edge followed by a falling edge. The TIMx_CNT register shows a sequence of values: 0004, 0000, 0001, 0002, 0003, 0004, 0000. The TIMx_CCR1 register is set to 0004. The TIMx_CCR2 register is set to 0002. Three events are marked with arrows: 1. IC1 capture, IC2 capture, reset counter (at the first rising edge of TI1). 2. IC2 capture pulse width measurement (at the first falling edge of TI1). 3. IC1 capture period measurement (at the second rising edge of TI1). The diagram is labeled ai15413.
  1. 1. The PWM input mode can be used only with the TIMx_CH1/TIMx_CH2 signals due to the fact that only TI1FP1 and TI2FP2 are connected to the slave mode controller.

28.3.7 Forced output mode

In output mode (CCxS bits = 00 in the TIMx_CCMRx register), each output compare signal (OCxREF and then OCx) can be forced to active or inactive level directly by software, independently of any comparison between the output compare register and the counter.

To force an output compare signal (ocxref/OCx) to its active level, one just needs to write 101 in the OCxM bits in the corresponding TIMx_CCMRx register. Thus ocxref is forced high (OCxREF is always active high) and OCx get opposite value to CCxP polarity bit.

e.g.: CCxP=0 (OCx active high) => OCx is forced to high level.

ocxref signal can be forced low by writing the OCxM bits to 100 in the TIMx_CCMRx register.

Anyway, the comparison between the TIMx_CCRx shadow register and the counter is still performed and allows the flag to be set. Interrupt and DMA requests can be sent accordingly. This is described in the Output Compare Mode section.

28.3.8 Output compare mode

This function is used to control an output waveform or indicating when a period of time has elapsed.

When a match is found between the capture/compare register and the counter, the output compare function:

The TIMx_CCRx registers can be programmed with or without preload registers using the OCxPE bit in the TIMx_CCMRx register.

In output compare mode, the update event UEV has no effect on ocxref and OCx output. The timing resolution is one count of the counter. Output compare mode can also be used to output a single pulse (in One-pulse mode).

Procedure

  1. 1. Select the counter clock (internal, external, prescaler).
  2. 2. Write the desired data in the TIMx_ARR and TIMx_CCRx registers.
  3. 3. Set the CCxIE and/or CCxDE bits if an interrupt and/or a DMA request is to be generated.
  4. 4. Select the output mode. For example, one must write OCxM=011, OCxPE=0, CCxP=0 and CCxE=1 to toggle OCx output pin when CNT matches CCRx, CCRx preload is not used, OCx is enabled and active high.
  5. 5. Enable the counter by setting the CEN bit in the TIMx_CR1 register.

The TIMx_CCRx register can be updated at any time by software to control the output waveform, provided that the preload register is not enabled (OCxPE=0, else TIMx_CCRx shadow register is updated only at the next update event UEV). An example is given in Figure 245 .

Figure 245. Output compare mode, toggle on OC1

Timing diagram for Output compare mode, toggle on OC1. The diagram shows three horizontal timelines: TIM1_CNT, TIM1_CCR1, and OC1REF=OC1. TIM1_CNT shows a sequence of values: 0039, 003A, 003B, followed by a gap, then B200, B201. TIM1_CCR1 shows values 003A and B201. An arrow points from the text 'Write B201h in the CC1R register' to the B201 value in TIM1_CCR1. OC1REF=OC1 shows a square wave that toggles state at the points where TIM1_CNT matches the values in TIM1_CCR1 (003A and B201). Below the timelines, text indicates 'Match detected on CCR1' and 'Interrupt generated if enabled'. The diagram is labeled MS31092V1 in the bottom right corner.
Timing diagram for Output compare mode, toggle on OC1. The diagram shows three horizontal timelines: TIM1_CNT, TIM1_CCR1, and OC1REF=OC1. TIM1_CNT shows a sequence of values: 0039, 003A, 003B, followed by a gap, then B200, B201. TIM1_CCR1 shows values 003A and B201. An arrow points from the text 'Write B201h in the CC1R register' to the B201 value in TIM1_CCR1. OC1REF=OC1 shows a square wave that toggles state at the points where TIM1_CNT matches the values in TIM1_CCR1 (003A and B201). Below the timelines, text indicates 'Match detected on CCR1' and 'Interrupt generated if enabled'. The diagram is labeled MS31092V1 in the bottom right corner.

28.3.9 PWM mode

Pulse width modulation mode permits to generate a signal with a frequency determined by the value of the TIMx_ARR register and a duty cycle determined by the value of the TIMx_CCRx register.

The PWM mode can be selected independently on each channel (one PWM per OCx output) by writing 110 (PWM mode 1) or '111 (PWM mode 2) in the OCxM bits in the TIMx_CCMRx register. The corresponding preload register must be enabled by setting the OCxPE bit in the TIMx_CCMRx register, and eventually the auto-reload preload register (in upcounting or center-aligned modes) by setting the ARPE bit in the TIMx_CR1 register.

As the preload registers are transferred to the shadow registers only when an update event occurs, before starting the counter, all registers must be initialized by setting the UG bit in the TIMx_EGR register.

OCx polarity is software programmable using the CCxP bit in the TIMx_CCER register. It can be programmed as active high or active low. OCx output is enabled by the CCxE bit in the TIMx_CCER register. Refer to the TIMx_CCERx register description for more details.

In PWM mode (1 or 2), TIMx_CNT and TIMx_CCRx are always compared to determine whether \( TIMx\_CCRx \leq TIMx\_CNT \) or \( TIMx\_CNT \leq TIMx\_CCRx \) (depending on the direction of the counter). However, to comply with the OCREF_CLR functionality (OCREF can be

cleared by an external event through the ETR signal until the next PWM period), the OCREF signal is asserted only:

This forces the PWM by software while the timer is running.

The timer is able to generate PWM in edge-aligned mode or center-aligned mode depending on the CMS bits in the TIMx_CR1 register.

PWM edge-aligned mode

Upcounting configuration

Upcounting is active when the DIR bit in the TIMx_CR1 register is low. Refer to Upcounting mode on page 808 .

In the following example, we consider PWM mode 1. The reference PWM signal OCxREF is high as long as TIMx_CNT < TIMx_CCRx else it becomes low. If the compare value in TIMx_CCRx is greater than the auto-reload value (in TIMx_ARR) then OCxREF is held at '1'. If the compare value is 0 then OCxREF is held at '0'. Figure 246 shows some edge-aligned PWM waveforms in an example where TIMx_ARR=8.

Figure 246. Edge-aligned PWM waveforms (ARR=8)

Timing diagram showing edge-aligned PWM waveforms for different compare register (CCR) values. The counter register (CNT) counts from 0 to 8, then reloads to 0. Vertical dashed lines mark the counter values 0, 4, 8, and 0 again. The diagram shows four sets of waveforms for CCRx=4, CCRx=8, CCRx>8, and CCRx=0. For each set, the OCxREF signal is shown, which is high if CNT < CCRx and low otherwise. The CCxIF flag is shown as a pulse when CNT reaches CCRx (or 0 for CCRx=0).

The figure is a timing diagram illustrating edge-aligned PWM waveforms for a timer with an auto-reload register (ARR) value of 8. The top row shows the Counter register (CNT) values: 0, 1, 2, 3, 4, 5, 6, 7, 8, 0, 1. Vertical dashed lines indicate the counter values 0, 4, 8, and 0 again. Below the counter, four sets of waveforms are shown for different compare register (CCR) values:

MS31093V1

Timing diagram showing edge-aligned PWM waveforms for different compare register (CCR) values. The counter register (CNT) counts from 0 to 8, then reloads to 0. Vertical dashed lines mark the counter values 0, 4, 8, and 0 again. The diagram shows four sets of waveforms for CCRx=4, CCRx=8, CCRx>8, and CCRx=0. For each set, the OCxREF signal is shown, which is high if CNT < CCRx and low otherwise. The CCxIF flag is shown as a pulse when CNT reaches CCRx (or 0 for CCRx=0).

Downcounting configuration

Downcounting is active when DIR bit in TIMx_CR1 register is high. Refer to Downcounting mode on page 811 .

In PWM mode 1, the reference signal ocxref is low as long as TIMx_CNT > TIMx_CCRx else it becomes high. If the compare value in TIMx_CCRx is greater than the auto-reload value in TIMx_ARR, then ocxref is held at 100%. PWM is not possible in this mode.

PWM center-aligned mode

Center-aligned mode is active when the CMS bits in TIMx_CR1 register are different from '00 (all the remaining configurations having the same effect on the ocxref/OCx signals). The compare flag is set when the counter counts up, when it counts down or both when it counts up and down depending on the CMS bits configuration. The direction bit (DIR) in the TIMx_CR1 register is updated by hardware and must not be changed by software. Refer to Center-aligned mode (up/down counting) on page 814 .

Figure 247 shows some center-aligned PWM waveforms in an example where:

Figure 247. Center-aligned PWM waveforms (ARR=8)

Timing diagram showing center-aligned PWM waveforms for various CCRx values (4, 7, 8, >8, 0) with ARR=8. The diagram shows the counter register values, OCxREF signals, and CCxIF flags for different CMS settings.

The figure illustrates the timing of center-aligned PWM waveforms for a general-purpose timer (TIM2) with an Auto-Reload Register (ARR) value of 8. The counter register (CNT) counts from 0 to 8 and then back down to 0, repeating the sequence. Vertical dashed lines indicate the counter values: 0, 4, 7, 8, 7, 4, 0, 1.

The diagram shows the following signals and settings:

Arrows indicate the rising and falling edges of the OCxREF signals and the corresponding CCxIF flag settings.

Timing diagram showing center-aligned PWM waveforms for various CCRx values (4, 7, 8, >8, 0) with ARR=8. The diagram shows the counter register values, OCxREF signals, and CCxIF flags for different CMS settings.

Hints on using center-aligned mode:

28.3.10 Asymmetric PWM mode

Asymmetric mode allows two center-aligned PWM signals to be generated with a programmable phase shift. While the frequency is determined by the value of the TIMx_ARR register, the duty cycle and the phase-shift are determined by a pair of TIMx_CCRx registers. One register controls the PWM during up-counting, the second during down counting, so that PWM is adjusted every half PWM cycle:

Asymmetric PWM mode can be selected independently on two channels (one OCx output per pair of CCR registers) by writing '1110' (Asymmetric PWM mode 1) or '1111' (Asymmetric PWM mode 2) in the OCxM bits in the TIMx_CCMRx register.

Note: The OCxM[3:0] bit field is split into two parts for compatibility reasons, the most significant bit is not contiguous with the 3 least significant ones.

When a given channel is used as asymmetric PWM channel, its secondary channel can also be used. For instance, if an OC1REFC signal is generated on channel 1 (Asymmetric PWM mode 1), it is possible to output either the OC2REF signal on channel 2, or an OC2REFC signal resulting from asymmetric PWM mode 2.

Figure 248 shows an example of signals that can be generated using Asymmetric PWM mode (channels 1 to 4 are configured in Asymmetric PWM mode 1).

Figure 248. Generation of 2 phase-shifted PWM signals with 50% duty cycle

Timing diagram showing the generation of two phase-shifted PWM signals with 50% duty cycle. The top row shows the Counter register values from 0 to 8, then back down to 0, and then back up to 1. Below this, the OC1REFC signal is shown as a high pulse starting at counter value 0 and ending at 8. The OC3REFC signal is shown as a high pulse starting at counter value 3 and ending at 5. The diagram includes labels for CCR1=0, CCR2=8, CCR3=3, and CCR4=5. The bottom right corner has the text MS33117V1.
Timing diagram showing the generation of two phase-shifted PWM signals with 50% duty cycle. The top row shows the Counter register values from 0 to 8, then back down to 0, and then back up to 1. Below this, the OC1REFC signal is shown as a high pulse starting at counter value 0 and ending at 8. The OC3REFC signal is shown as a high pulse starting at counter value 3 and ending at 5. The diagram includes labels for CCR1=0, CCR2=8, CCR3=3, and CCR4=5. The bottom right corner has the text MS33117V1.

28.3.11 Combined PWM mode

Combined PWM mode allows two edge or center-aligned PWM signals to be generated with programmable delay and phase shift between respective pulses. While the frequency is determined by the value of the TIMx_ARR register, the duty cycle and delay are determined by the two TIMx_CCRx registers. The resulting signals, OCxREFC, are made of an OR or AND logical combination of two reference PWMs:

Combined PWM mode can be selected independently on two channels (one OCx output per pair of CCR registers) by writing '1100' (Combined PWM mode 1) or '1101' (Combined PWM mode 2) in the OCxM bits in the TIMx_CCMRx register.

When a given channel is used as combined PWM channel, its secondary channel must be configured in the opposite PWM mode (for instance, one in Combined PWM mode 1 and the other in Combined PWM mode 2).

Note: The OCxM[3:0] bit field is split into two parts for compatibility reasons, the most significant bit is not contiguous with the 3 least significant ones.

Figure 249 shows an example of signals that can be generated using Asymmetric PWM mode, obtained with the following configuration:

Figure 249. Combined PWM mode on channels 1 and 3

Timing diagram showing PWM signals for channels 1 and 3. The diagram displays OC2', OC1', OC2, OC1, OC1REF, OC2REF, OC1REF', OC2REF', OC1REFC, and OC1REFC' signals over time. OC1 and OC3 show PWM signals, while OC1REF and OC2REF show their respective reference signals. OC1REFC is the AND of OC1REF and OC2REF, and OC1REFC' is the OR of OC1REF' and OC2REF'.

OC1REFC = OC1REF AND OC2REF
OC1REFC' = OC1REF' OR OC2REF'

MS31094V1

Timing diagram showing PWM signals for channels 1 and 3. The diagram displays OC2', OC1', OC2, OC1, OC1REF, OC2REF, OC1REF', OC2REF', OC1REFC, and OC1REFC' signals over time. OC1 and OC3 show PWM signals, while OC1REF and OC2REF show their respective reference signals. OC1REFC is the AND of OC1REF and OC2REF, and OC1REFC' is the OR of OC1REF' and OC2REF'.

28.3.12 Clearing the OCxREF signal on an external event

The OCxREF signal of a given channel can be cleared when a high level is applied on the ocref_clr_int input (OCxCE enable bit in the corresponding TIMx_CCMRx register set to 1). OCxREF remains low until the next transition to the active state, on the following PWM cycle. This function can only be used in Output compare and PWM modes. It does not work in Forced mode.

OCREF_CLR_INPUT can be selected between the OCREF_CLR input and ETRF (ETR after the filter) by configuring the OCCS bit in the TIMx_SMCR register.

The OCxREF signal for a given channel can be reset by applying a high level on the ETRF input (OCxCE enable bit set to 1 in the corresponding TIMx_CCMRx register). OCxREF remains low until the next transition to the active state, on the following PWM cycle.

This function can be used only in the output compare and PWM modes. It does not work in forced mode.

For example, the OCxREF signal can be connected to the output of a comparator to be used for current handling. In this case, ETR must be configured as follows:

  1. 1. The external trigger prescaler should be kept off: bits ETPS[1:0] in the TIMx_SMCR register are cleared to 00.
  2. 2. The external clock mode 2 must be disabled: bit ECE in the TIM1_SMCR register is cleared to 0.
  3. 3. The external trigger polarity (ETP) and the external trigger filter (ETF) can be configured according to the application's needs.

Figure 250 shows the behavior of the OCxREF signal when the ETRF input becomes high, for both values of the OCxCE enable bit. In this example, the timer TIMx is programmed in PWM mode.

Figure 250. Clearing TIMx OCxREF

Timing diagram showing the behavior of the OCxREF signal when the ETRF input becomes high. The diagram includes four waveforms: Counter (CNT) showing a sawtooth pattern with a horizontal dashed line for (CCRx); ETRF showing a pulse; OCxREF (OCxCE = '0') showing a signal that toggles with the counter; and OCxREF (OCxCE = '1') showing a signal that is cleared low by the ETRF pulse and then toggles again. Arrows point to the rising edge of the OCxREF (OCxCE = '1') signal when it becomes high and when it is still high.

The figure is a timing diagram illustrating the effect of the ETRF input on the OCxREF signal. The top waveform represents the Counter (CNT), which is a sawtooth wave. A horizontal dashed line indicates the CCRx value. The second waveform is the ETRF input, which is a rectangular pulse. The third waveform is the OCxREF signal when OCxCE = '0', which toggles between high and low based on the counter's value. The bottom waveform is the OCxREF signal when OCxCE = '1'. This signal is initially high. When the ETRF input goes high, the OCxREF signal is forced low. It remains low until the next counter overflow (indicated by the first arrow, labeled 'ocref_clr_int becomes high'). After the overflow, it toggles back to high. It remains high until the ETRF input goes low (indicated by the second arrow, labeled 'ocref_clr_int still high'), at which point it toggles back to low. The diagram is labeled MS33105V2 in the bottom right corner.

Timing diagram showing the behavior of the OCxREF signal when the ETRF input becomes high. The diagram includes four waveforms: Counter (CNT) showing a sawtooth pattern with a horizontal dashed line for (CCRx); ETRF showing a pulse; OCxREF (OCxCE = '0') showing a signal that toggles with the counter; and OCxREF (OCxCE = '1') showing a signal that is cleared low by the ETRF pulse and then toggles again. Arrows point to the rising edge of the OCxREF (OCxCE = '1') signal when it becomes high and when it is still high.

Note: In case of a PWM with a 100% duty cycle (if \( CCRx > ARR \) ), OCxREF is enabled again at the next counter overflow.

28.3.13 One-pulse mode

One-pulse mode (OPM) is a particular case of the previous modes. It allows the counter to be started in response to a stimulus and to generate a pulse with a programmable length after a programmable delay.

Starting the counter can be controlled through the slave mode controller. Generating the waveform can be done in output compare mode or PWM mode. One-pulse mode is selected by setting the OPM bit in the TIMx_CR1 register. This makes the counter stop automatically at the next update event UEV.

A pulse can be correctly generated only if the compare value is different from the counter initial value. Before starting (when the timer is waiting for the trigger), the configuration must be:

Figure 251. Example of one-pulse mode.

Timing diagram for one-pulse mode. The diagram shows four waveforms over time (t). 1. TI2: A single positive pulse trigger. 2. OC1REF: A reference signal that goes high when the counter reaches TIM1_CCR1 and goes low when it reaches TIM1_ARR. 3. OC1: The output pulse signal following OC1REF. 4. Counter: A staircase graph showing the counter value increasing from 0. It reaches TIM1_CCR1 at time t_DELAY and TIM1_ARR at time t_DELAY + t_PULSE. Vertical dashed lines mark the trigger edge, the start of the pulse, and the end of the pulse.
Timing diagram for one-pulse mode. The diagram shows four waveforms over time (t). 1. TI2: A single positive pulse trigger. 2. OC1REF: A reference signal that goes high when the counter reaches TIM1_CCR1 and goes low when it reaches TIM1_ARR. 3. OC1: The output pulse signal following OC1REF. 4. Counter: A staircase graph showing the counter value increasing from 0. It reaches TIM1_CCR1 at time t_DELAY and TIM1_ARR at time t_DELAY + t_PULSE. Vertical dashed lines mark the trigger edge, the start of the pulse, and the end of the pulse.

For example one may want to generate a positive pulse on OC1 with a length of \( t_{PULSE} \) and after a delay of \( t_{DELAY} \) as soon as a positive edge is detected on the TI2 input pin.

Let's use TI2FP2 as trigger 1:

  1. 1. Select the proper TI2x source (internal or external) with the TI2SEL[3:0] bits in the TIMx_TISEL register.
  2. 2. Map TI2FP2 on TI2 by writing CC2S=01 in the TIMx_CCMR1 register.
  3. 3. TI2FP2 must detect a rising edge, write CC2P=0 and CC2NP='0' in the TIMx_CCER register.
  4. 4. Configure TI2FP2 as trigger for the slave mode controller (TRGI) by writing TS=00110 in the TIMx_SMCR register.
  5. 5. TI2FP2 is used to start the counter by writing SMS to '110 in the TIMx_SMCR register (trigger mode).

The OPM waveform is defined by writing the compare registers (taking into account the clock frequency and the counter prescaler).

In our example, the DIR and CMS bits in the TIMx_CR1 register should be low.

Since only 1 pulse (Single mode) is needed, a 1 must be written in the OPM bit in the TIMx_CR1 register to stop the counter at the next update event (when the counter rolls over from the auto-reload value back to 0). When OPM bit in the TIMx_CR1 register is set to '0', so the Repetitive Mode is selected.

Particular case: OCx fast enable:

In One-pulse mode, the edge detection on TIx input set the CEN bit which enables the counter. Then the comparison between the counter and the compare value makes the output toggle. But several clock cycles are needed for these operations and it limits the minimum delay \( t_{\text{DELAY}} \) min we can get.

If one wants to output a waveform with the minimum delay, the OCxFE bit can be set in the TIMx_CCMRx register. Then OCxRef (and OCx) is forced in response to the stimulus, without taking in account the comparison. Its new level is the same as if a compare match had occurred. OCxFE acts only if the channel is configured in PWM1 or PWM2 mode.

28.3.14 Retriggerable one pulse mode

This mode allows the counter to be started in response to a stimulus and to generate a pulse with a programmable length, but with the following differences with Non-retriggerable one pulse mode described in Section 28.3.13 :

The timer must be in Slave mode, with the bits SMS[3:0] = '1000' (Combined Reset + trigger mode) in the TIMx_SMCR register, and the OCxM[3:0] bits set to '1000' or '1001' for Retriggerable OPM mode 1 or 2.

If the timer is configured in Up-counting mode, the corresponding CCRx must be set to 0 (the ARR register sets the pulse length). If the timer is configured in Down-counting mode CCRx must be above or equal to ARR.

Note: In retriggerable one pulse mode, the CCxIF flag is not significant.

The OCxM[3:0] and SMS[3:0] bit fields are split into two parts for compatibility reasons, the most significant bit is not contiguous with the 3 least significant ones.

This mode must not be used with center-aligned PWM modes. It is mandatory to have CMS[1:0] = 00 in TIMx_CR1.

Figure 252. Retriggerable one-pulse mode

Timing diagram for Retriggerable one-pulse mode. The diagram shows three signals over time: TRGI (Trigger), Counter, and Output. TRGI is a periodic signal with narrow pulses. The Counter is a sawtooth wave that increases linearly from a minimum value to a maximum value (auto-reload) and then resets. The Output is a rectangular pulse that goes high when the Counter starts increasing and goes low when the Counter reaches its maximum value. The diagram illustrates that a new TRGI pulse while the Counter is still increasing will reset the Counter and extend the Output pulse. Vertical dashed lines indicate key timing points. The text 'MS33106V2' is in the bottom right corner of the diagram area.
Timing diagram for Retriggerable one-pulse mode. The diagram shows three signals over time: TRGI (Trigger), Counter, and Output. TRGI is a periodic signal with narrow pulses. The Counter is a sawtooth wave that increases linearly from a minimum value to a maximum value (auto-reload) and then resets. The Output is a rectangular pulse that goes high when the Counter starts increasing and goes low when the Counter reaches its maximum value. The diagram illustrates that a new TRGI pulse while the Counter is still increasing will reset the Counter and extend the Output pulse. Vertical dashed lines indicate key timing points. The text 'MS33106V2' is in the bottom right corner of the diagram area.

28.3.15 Encoder interface mode

To select Encoder Interface mode write SMS='001 in the TIMx_SMCR register if the counter is counting on TI2 edges only, SMS=010 if it is counting on TI1 edges only and SMS=011 if it is counting on both TI1 and TI2 edges.

Select the TI1 and TI2 polarity by programming the CC1P and CC2P bits in the TIMx_CCER register. CC1NP and CC2NP must be kept cleared. When needed, the input filter can be programmed as well. CC1NP and CC2NP must be kept low.

The two inputs TI1 and TI2 are used to interface to an incremental encoder. Refer to Table 179 . The counter is clocked by each valid transition on TI1FP1 or TI2FP2 (TI1 and TI2 after input filter and polarity selection, TI1FP1=TI1 if not filtered and not inverted, TI2FP2=TI2 if not filtered and not inverted) assuming that it is enabled (CEN bit in TIMx_CR1 register written to '1'). The sequence of transitions of the two inputs is evaluated and generates count pulses as well as the direction signal. Depending on the sequence the counter counts up or down, the DIR bit in the TIMx_CR1 register is modified by hardware accordingly. The DIR bit is calculated at each transition on any input (TI1 or TI2), whatever the counter is counting on TI1 only, TI2 only or both TI1 and TI2.

Encoder interface mode acts simply as an external clock with direction selection. This means that the counter just counts continuously between 0 and the auto-reload value in the TIMx_ARR register (0 to ARR or ARR down to 0 depending on the direction). So the TIMx_ARR must be configured before starting. In the same way, the capture, compare, prescaler, trigger output features continue to work as normal.

In this mode, the counter is modified automatically following the speed and the direction of the quadrature encoder and its content, therefore, always represents the encoder's position. The count direction correspond to the rotation direction of the connected sensor. The table summarizes the possible combinations, assuming TI1 and TI2 do not switch at the same time.

Table 179. Counting direction versus encoder signals

Active edgeLevel on opposite signal (TI1FP1 for TI2, TI2FP2 for TI1)TI1FP1 signalTI2FP2 signal
RisingFallingRisingFalling
Counting on TI1 onlyHighDownUpNo CountNo Count
LowUpDownNo CountNo Count
Counting on TI2 onlyHighNo CountNo CountUpDown
LowNo CountNo CountDownUp
Counting on TI1 and TI2HighDownUpUpDown
LowUpDownDownUp

An external incremental encoder can be connected directly to the MCU without external interface logic. However, comparators are normally used to convert the encoder's differential outputs to digital signals. This greatly increases noise immunity. The third encoder output which indicate the mechanical zero position, may be connected to an external interrupt input and trigger a counter reset.

Figure 253 gives an example of counter operation, showing count signal generation and direction control. It also shows how input jitter is compensated where both edges are selected. This might occur if the sensor is positioned near to one of the switching points. For this example we assume that the configuration is the following:

Figure 253. Example of counter operation in encoder interface mode

Timing diagram showing the operation of a counter in encoder interface mode. The diagram displays three waveforms over time: TI1 (top), TI2 (middle), and Counter (bottom). The TI1 and TI2 signals are square waves representing encoder outputs. The Counter signal is a staircase-like waveform representing the count value. The diagram is divided into five segments: 'forward', 'jitter', 'backward', 'jitter', and 'forward'. In the 'forward' segments, the counter counts up ('up'). In the 'backward' segment, the counter counts down ('down'). The 'jitter' segments show the effect of input jitter on the counter operation. The diagram is labeled MS33107V1.
Timing diagram showing the operation of a counter in encoder interface mode. The diagram displays three waveforms over time: TI1 (top), TI2 (middle), and Counter (bottom). The TI1 and TI2 signals are square waves representing encoder outputs. The Counter signal is a staircase-like waveform representing the count value. The diagram is divided into five segments: 'forward', 'jitter', 'backward', 'jitter', and 'forward'. In the 'forward' segments, the counter counts up ('up'). In the 'backward' segment, the counter counts down ('down'). The 'jitter' segments show the effect of input jitter on the counter operation. The diagram is labeled MS33107V1.

Figure 254 gives an example of counter behavior when TI1FP1 polarity is inverted (same configuration as above except CC1P=1).

Figure 254. Example of encoder interface mode with TI1FP1 polarity inverted

Timing diagram showing the relationship between TI1, TI2, and Counter signals in encoder interface mode. The diagram is divided into five phases: forward, jitter, backward, jitter, and forward. In the forward phases, the Counter value increases (up). In the backward phases, the Counter value decreases (down). The jitter phases show transient states where the Counter value remains constant despite changes in TI1 and TI2. The TI1 signal is shown with inverted polarity compared to a standard encoder output.
Timing diagram showing the relationship between TI1, TI2, and Counter signals in encoder interface mode. The diagram is divided into five phases: forward, jitter, backward, jitter, and forward. In the forward phases, the Counter value increases (up). In the backward phases, the Counter value decreases (down). The jitter phases show transient states where the Counter value remains constant despite changes in TI1 and TI2. The TI1 signal is shown with inverted polarity compared to a standard encoder output.

The timer, when configured in Encoder Interface mode provides information on the sensor's current position. Dynamic information can be obtained (speed, acceleration, deceleration) by measuring the period between two encoder events using a second timer configured in capture mode. The output of the encoder which indicates the mechanical zero can be used for this purpose. Depending on the time between two events, the counter can also be read at regular times. This can be done by latching the counter value into a third input capture register if available (then the capture signal must be periodic and can be generated by another timer). When available, it is also possible to read its value through a DMA request generated by a Real-Time clock.

28.3.16 UIF bit remapping

The IUFREMAP bit in the TIMx_CR1 register forces a continuous copy of the update interrupt flag (UIF) into bit 31 of the timer counter register's bit 31 (TIMxCNT[31]). This permits to atomically read both the counter value and a potential roll-over condition signaled by the UIFCPY flag. It eases the calculation of angular speed by avoiding race conditions caused, for instance, by a processing shared between a background task (counter reading) and an interrupt (update interrupt).

There is no latency between the UIF and UIFCPY flag assertions.

In 32-bit timer implementations, when the IUFREMAP bit is set, bit 31 of the counter is overwritten by the UIFCPY flag upon read access (the counter's most significant bit is only accessible in write mode).

28.3.17 Timer input XOR function

The TI1S bit in the TIM1xx_CR2 register, allows the input filter of channel 1 to be connected to the output of a XOR gate, combining the three input pins TIMx_CH1 to TIMx_CH3.

The XOR output can be used with all the timer input functions such as trigger or input capture.

An example of this feature used to interface Hall sensors is given in Section 27.3.25: Interfacing with Hall sensors on page 755 .

28.3.18 Timers and external trigger synchronization

The TIMx Timers can be synchronized with an external trigger in several modes: Reset mode, Gated mode and Trigger mode.

Slave mode: Reset mode

The counter and its prescaler can be reinitialized in response to an event on a trigger input. Moreover, if the URS bit from the TIMx_CR1 register is low, an update event UEV is generated. Then all the preloaded registers (TIMx_ARR, TIMx_CCRx) are updated.

In the following example, the upcounter is cleared in response to a rising edge on TI1 input:

  1. 1. Configure the channel 1 to detect rising edges on TI1. Configure the input filter duration (in this example, we do not need any filter, so we keep IC1F=0000). The capture prescaler is not used for triggering, so it does not need to be configured. The CC1S bits select the input capture source only, CC1S = 01 in the TIMx_CCMR1 register. Write CC1P=0 and CC1NP=0 in TIMx_CCER register to validate the polarity (and detect rising edges only).
  2. 2. Configure the timer in reset mode by writing SMS=100 in TIMx_SMCR register. Select TI1 as the input source by writing TS=00101 in TIMx_SMCR register.
  3. 3. Start the counter by writing CEN=1 in the TIMx_CR1 register.

The counter starts counting on the internal clock, then behaves normally until TI1 rising edge. When TI1 rises, the counter is cleared and restarts from 0. In the meantime, the trigger flag is set (TIF bit in the TIMx_SR register) and an interrupt request can be sent if enabled (depending on the TIE bit in TIMx_DIER register).

The following figure shows this behavior when the auto-reload register TIMx_ARR=0x36. The delay between the rising edge on TI1 and the actual reset of the counter is due to the resynchronization circuit on TI1 input.

Figure 255. Control circuit in reset mode

Timing diagram for Figure 255. Control circuit in reset mode. The diagram shows five waveforms over time. 1. TI1: A digital signal that is initially high, then goes low, and then has a rising edge. 2. UG: A pulse that goes high at the rising edge of TI1 and then goes low. 3. Counter clock = ck_cnt = ck_psc: A periodic square wave. 4. Counter register: A sequence of values starting at 30, increasing by 1 up to 36, then resetting to 00, 01, 02, 03, and continuing to 30, 31, 32, 33, 34, 35, 36, 00, 01, 02, 03. The reset to 00 occurs at the rising edge of TI1. 5. TIF: A pulse that goes high at the rising edge of TI1 and then goes low. A vertical dashed line marks the rising edge of TI1, showing the delay between the edge and the counter reset.
Timing diagram for Figure 255. Control circuit in reset mode. The diagram shows five waveforms over time. 1. TI1: A digital signal that is initially high, then goes low, and then has a rising edge. 2. UG: A pulse that goes high at the rising edge of TI1 and then goes low. 3. Counter clock = ck_cnt = ck_psc: A periodic square wave. 4. Counter register: A sequence of values starting at 30, increasing by 1 up to 36, then resetting to 00, 01, 02, 03, and continuing to 30, 31, 32, 33, 34, 35, 36, 00, 01, 02, 03. The reset to 00 occurs at the rising edge of TI1. 5. TIF: A pulse that goes high at the rising edge of TI1 and then goes low. A vertical dashed line marks the rising edge of TI1, showing the delay between the edge and the counter reset.

MS31401V2

Slave mode: Gated mode

The counter can be enabled depending on the level of a selected input.

In the following example, the upcounter counts only when TI1 input is low:

  1. 1. Configure the channel 1 to detect low levels on TI1. Configure the input filter duration (in this example, we do not need any filter, so we keep IC1F=0000). The capture prescaler is not used for triggering, so it does not need to be configured. The CC1S bits select the input capture source only, CC1S=01 in TIMx_CCMR1 register. Write CC1P=1 and CC1NP=0 in TIMx_CCER register to validate the polarity (and detect low level only).
  2. 2. Configure the timer in gated mode by writing SMS=101 in TIMx_SMCR register. Select TI1 as the input source by writing TS=00101 in TIMx_SMCR register.
  3. 3. Enable the counter by writing CEN=1 in the TIMx_CR1 register (in gated mode, the counter doesn't start if CEN=0, whatever is the trigger input level).

The counter starts counting on the internal clock as long as TI1 is low and stops as soon as TI1 becomes high. The TIF flag in the TIMx_SR register is set both when the counter starts or stops.

The delay between the rising edge on TI1 and the actual stop of the counter is due to the resynchronization circuit on TI1 input.

Figure 256. Control circuit in gated mode

Timing diagram for Figure 256. Control circuit in gated mode. The diagram shows five horizontal lines representing signals over time. 1. TI1: A signal that starts high, goes low, then high again. 2. cnt_en: Counter enable signal, which is high only when TI1 is low. 3. Counter clock = ck_cnt = ck_psc: A periodic square wave that is active only when cnt_en is high. 4. Counter register: Shows a sequence of values: 30, 31, 32, 33, 34, 35, 36, 37, 38. The values 30-33 are shown while TI1 is low, and 35-38 are shown after TI1 goes high again. Value 34 is shown during the transition. 5. TIF: A flag that pulses high when the counter starts (when TI1 goes low) and when it stops (when TI1 goes high). Arrows labeled 'Write TIF=0' point to the falling edges of the TIF signal.
Timing diagram for Figure 256. Control circuit in gated mode. The diagram shows five horizontal lines representing signals over time. 1. TI1: A signal that starts high, goes low, then high again. 2. cnt_en: Counter enable signal, which is high only when TI1 is low. 3. Counter clock = ck_cnt = ck_psc: A periodic square wave that is active only when cnt_en is high. 4. Counter register: Shows a sequence of values: 30, 31, 32, 33, 34, 35, 36, 37, 38. The values 30-33 are shown while TI1 is low, and 35-38 are shown after TI1 goes high again. Value 34 is shown during the transition. 5. TIF: A flag that pulses high when the counter starts (when TI1 goes low) and when it stops (when TI1 goes high). Arrows labeled 'Write TIF=0' point to the falling edges of the TIF signal.
  1. 1. The configuration "CCxP=CCxNP=1" (detection of both rising and falling edges) does not have any effect in gated mode because gated mode acts on a level and not on an edge.

Note: The configuration "CCxP=CCxNP=1" (detection of both rising and falling edges) does not have any effect in gated mode because gated mode acts on a level and not on an edge.

Slave mode: Trigger mode

The counter can start in response to an event on a selected input.

In the following example, the upcounter starts in response to a rising edge on TI2 input:

  1. 1. Configure the channel 2 to detect rising edges on TI2. Configure the input filter duration (in this example, we do not need any filter, so we keep IC2F=0000). The capture prescaler is not used for triggering, so it does not need to be configured. CC2S bits are selecting the input capture source only, CC2S=01 in TIMx_CCMR1 register. Write

CC2P=1 and CC2NP=0 in TIMx_CCER register to validate the polarity (and detect low level only).

  1. 2. Configure the timer in trigger mode by writing SMS=110 in TIMx_SMCR register. Select TI2 as the input source by writing TS=00110 in TIMx_SMCR register.

When a rising edge occurs on TI2, the counter starts counting on the internal clock and the TIF flag is set.

The delay between the rising edge on TI2 and the actual start of the counter is due to the resynchronization circuit on TI2 input.

Figure 257. Control circuit in trigger mode

Timing diagram for Figure 257. Control circuit in trigger mode. The diagram shows five signals over time: TI2 (input), cnt_en (enable), Counter clock = ck_cnt = ck_psc (clock), Counter register (count), and TIF (flag). TI2 shows a rising edge. cnt_en goes high after the rising edge of TI2. Counter clock is a periodic square wave. Counter register shows values 34, 35, 36, 37, 38. TIF goes high at the rising edge of TI2 and low at the rising edge of cnt_en. A vertical dashed line separates the initial state from the state after the rising edge of TI2. MS31403V1 is in the bottom right corner.

The diagram illustrates the timing relationship between the TI2 input, counter enable (cnt_en), counter clock, counter register, and the TIF flag. The TI2 input shows a rising edge. The cnt_en signal is generated by the timer logic and goes high after the rising edge of TI2. The counter clock (ck_cnt = ck_psc) is a periodic square wave. The counter register shows the count values 34, 35, 36, 37, and 38. The TIF flag is set (goes high) when a rising edge occurs on TI2 and is reset (goes low) when the counter starts counting (when cnt_en goes high). A vertical dashed line indicates the point in time when the counter starts counting. The identifier MS31403V1 is present in the bottom right corner of the diagram.

Timing diagram for Figure 257. Control circuit in trigger mode. The diagram shows five signals over time: TI2 (input), cnt_en (enable), Counter clock = ck_cnt = ck_psc (clock), Counter register (count), and TIF (flag). TI2 shows a rising edge. cnt_en goes high after the rising edge of TI2. Counter clock is a periodic square wave. Counter register shows values 34, 35, 36, 37, 38. TIF goes high at the rising edge of TI2 and low at the rising edge of cnt_en. A vertical dashed line separates the initial state from the state after the rising edge of TI2. MS31403V1 is in the bottom right corner.

Slave mode: Combined reset + trigger mode

In this case, a rising edge of the selected trigger input (TRGI) reinitializes the counter, generates an update of the registers, and starts the counter.

This mode is used for one-pulse mode.

Slave mode: External Clock mode 2 + trigger mode

The external clock mode 2 can be used in addition to another slave mode (except external clock mode 1 and encoder mode). In this case, the ETR signal is used as external clock input, and another input can be selected as trigger input when operating in reset mode, gated mode or trigger mode. It is recommended not to select ETR as TRGI through the TS bits of TIMx_SMCR register.

In the following example, the upcounter is incremented at each rising edge of the ETR signal as soon as a rising edge of TI1 occurs:

  1. Configure the external trigger input circuit by programming the TIMx_SMCR register as follows:
    • – ETF = 0000: no filter
    • – ETPS=00: prescaler disabled
    • – ETP=0: detection of rising edges on ETR and ECE=1 to enable the external clock mode 2.
  2. Configure the channel 1 as follows, to detect rising edges on TI1:
    • – IC1F=0000: no filter.
    • – The capture prescaler is not used for triggering and does not need to be configured.
    • – CC1S=01 in TIMx_CCMR1 register to select only the input capture source
    • – CC1P=0 and CC1NP=0 in TIMx_CCER register to validate the polarity (and detect rising edge only).
  3. Configure the timer in trigger mode by writing SMS=110 in TIMx_SMCR register. Select TI1 as the input source by writing TS=00101 in TIMx_SMCR register.

A rising edge on TI1 enables the counter and sets the TIF flag. The counter then counts on ETR rising edges.

The delay between the rising edge of the ETR signal and the actual reset of the counter is due to the resynchronization circuit on ETRP input.

Figure 258. Control circuit in external clock mode 2 + trigger mode

Timing diagram for Figure 258 showing the relationship between TI1, CEN/CNT_EN, ETR, Counter clock, Counter register, and TIF signals. The diagram shows that a rising edge on TI1 enables the counter (CEN/CNT_EN) and sets the TIF flag. The counter then counts on ETR rising edges. The counter register values shown are 34, 35, and 36.

The timing diagram illustrates the control circuit in external clock mode 2 + trigger mode. The signals shown are:

Vertical dashed lines indicate key timing points: the first at the rising edge of TI1, and subsequent ones at the rising edges of ETR. The identifier MS33110V1 is present in the bottom right corner.

Timing diagram for Figure 258 showing the relationship between TI1, CEN/CNT_EN, ETR, Counter clock, Counter register, and TIF signals. The diagram shows that a rising edge on TI1 enables the counter (CEN/CNT_EN) and sets the TIF flag. The counter then counts on ETR rising edges. The counter register values shown are 34, 35, and 36.

28.3.19 Timer synchronization

The TIMx timers are linked together internally for timer synchronization or chaining. When one Timer is configured in Master Mode, it can reset, start, stop or clock the counter of another Timer configured in Slave Mode.

Figure 259: Master/Slave timer example and Figure 260: Master/slave connection example with 1 channel only timers present an overview of the trigger selection and the master mode selection blocks.

Figure 259. Master/Slave timer example

Figure 259: Master/Slave timer example diagram showing TIM1 as a master timer and TIM2 as a slave timer. TIM1's TRGO1 output is connected to TIM2's ITR1 input.

The diagram illustrates a master/slave timer configuration. On the left, TIM1 (Master) is shown with a 'Clock' input connected to a 'Prescaler' block, which feeds into a 'Counter' block. The 'Counter' output is connected to a 'Master mode control' block. This block has inputs for 'UEV' and 'MMS' and an output labeled 'TRGO1'. On the right, TIM2 (Slave) is shown. It has an 'Input trigger selection' block with a 'TS' input and an output labeled 'ITR1'. The 'ITR1' output is connected to the 'TRGO1' output of TIM1. The 'ITR1' output also feeds into a 'Slave mode control' block, which has an 'SMS' input and an output labeled 'CK_PSC'. The 'CK_PSC' output feeds into a 'Prescaler' block, which in turn feeds into a 'Counter' block.

Figure 259: Master/Slave timer example diagram showing TIM1 as a master timer and TIM2 as a slave timer. TIM1's TRGO1 output is connected to TIM2's ITR1 input.

Figure 260. Master/slave connection example with 1 channel only timers

Figure 260: Master/slave connection example with 1 channel only timers diagram showing TIM_mstr as a master timer and TIM_slv as a slave timer. TIM_mstr's tim_oc1 output is connected to TIM_slv's tim_itr input.

The diagram illustrates a master/slave timer configuration using timers with only one channel. On the left, TIM_mstr (Master) is shown with a 'Clock' input connected to a 'Prescaler' block, which feeds into a 'Counter' block. The 'Counter' output is connected to a 'Compare 1' block, which in turn feeds into an 'Output control' block. The 'Output control' block has an output labeled 'tim_oc1'. On the right, TIM_slv (Slave) is shown. It has an 'Input trigger selection' block with a 'TS' input and an output labeled 'tim_itr'. The 'tim_itr' output is connected to the 'tim_oc1' output of TIM_mstr. The 'tim_itr' output also feeds into a 'Slave mode control' block, which has an 'SMS' input and an output labeled 'CK_PSC'. The 'CK_PSC' output feeds into a 'Prescaler' block, which in turn feeds into a 'Counter' block. Additionally, the 'tim_oc1' output of TIM_mstr is also labeled as 'TIM_CH1'.

Figure 260: Master/slave connection example with 1 channel only timers diagram showing TIM_mstr as a master timer and TIM_slv as a slave timer. TIM_mstr's tim_oc1 output is connected to TIM_slv's tim_itr input.

Note: The timers with one channel only (see Figure 260) do not feature a master mode. However, the OC1 output signal can be used to trigger some other timers (including timers described in other sections of this document). Check the “TIMx internal trigger connection” table of any TIMx_SMCR register on the device to identify which timers can be targeted as slave. The OC1 signal pulse width must be programmed to be at least 2 clock cycles of the destination timer, to make sure the slave timer detects the trigger. For instance, if the destination's timer CK_INT clock is 4 times slower than the source timer, the OC1 pulse width must be 8 clock cycles.

Using one timer as prescaler for another timer

For example, TIM1 can be configured to act as a prescaler for TIM2. Refer to Figure 259. To do this:

  1. 1. Configure TIM1 in master mode so that it outputs a periodic trigger signal on each update event UEV. If MMS=010 is written in the TIM1_CR2 register, a rising edge is output on TRGO each time an update event is generated.
  2. 2. To connect the TRGO output of TIM1 to TIM2, TIM2 must be configured in slave mode using ITR0 as internal trigger. This is selected through the TS bits in the TIM2_SMCR register (writing TS=00000).
  3. 3. Then the slave mode controller must be put in external clock mode 1 (write SMS=111 in the TIM2_SMCR register). This causes TIM2 to be clocked by the rising edge of the periodic TIM1 trigger signal (which correspond to the TIM1 counter overflow).
  4. 4. Finally both timers must be enabled by setting their respective CEN bits (TIMx_CR1 register).

Note: If OCx is selected on TIM1 as the trigger output (MMS=1xx), its rising edge is used to clock the counter of TIM2.

Using one timer to enable another timer

In this example, we control the enable of TIM2 with the output compare 1 of Timer 1. Refer to Figure 259 for connections. TIM2 counts on the divided internal clock only when OC1REF of TIM1 is high. Both counter clock frequencies are divided by 3 by the prescaler compared to CK_INT ( \( f_{CK\_CNT} = f_{CK\_INT}/3 \) ).

  1. 1. Configure TIM1 master mode to send its Output Compare 1 Reference (OC1REF) signal as trigger output (MMS=100 in the TIM1_CR2 register).
  2. 2. Configure the TIM1 OC1REF waveform (TIM1_CCMR1 register).
  3. 3. Configure TIM2 to get the input trigger from TIM1 (TS=00000 in the TIM2_SMCR register).
  4. 4. Configure TIM2 in gated mode (SMS=101 in TIM2_SMCR register).
  5. 5. Enable TIM2 by writing '1' in the CEN bit (TIM_CR1 register).
  6. 6. Start TIM by writing '1' in the CEN bit (TIM1_CR1 register).

Note: The counter 2 clock is not synchronized with counter 1, this mode only affects the TIM2 counter enable signal.

Figure 261. Gating TIM2 with OC1REF of TIM1

Timing diagram showing the relationship between CK_INT, TIM1-OC1REF, TIM1-CNT, TIM2-CNT, and TIM2-TIF signals. The diagram illustrates how the TIM2 counter (TIM2-CNT) is gated by the TIM1-OC1REF signal. The TIM1 counter (TIM1-CNT) counts from FC to FF, then overflows to 00. The TIM2 counter (TIM2-CNT) counts from 3045 to 3048, but only when TIM1-OC1REF is high. The TIM2-TIF signal is shown as a pulse when the TIM2 counter overflows. A note indicates 'Write TIF = 0'.

The timing diagram shows five signal traces over time.
1. CK_INT : A continuous square wave representing the internal clock.
2. TIM1-OC1REF : A signal that goes high when TIM1-CNT reaches FF and goes low when it reaches 00.
3. TIM1-CNT : A counter that increments from FC to FD, FE, FF, then overflows to 00, and continues to 01.
4. TIM2-CNT : A counter that increments from 3045 to 3046, 3047, and 3048. It only counts when TIM1-OC1REF is high.
5. TIM2-TIF : A pulse that goes high when TIM2-CNT overflows from 3048.
Vertical dashed lines mark key events: the rising edge of TIM1-OC1REF, the overflow of TIM1-CNT, and the overflow of TIM2-CNT. An arrow points to the TIM2-TIF signal with the text 'Write TIF = 0'. The diagram is labeled 'MS32695V2' in the bottom right corner.

Timing diagram showing the relationship between CK_INT, TIM1-OC1REF, TIM1-CNT, TIM2-CNT, and TIM2-TIF signals. The diagram illustrates how the TIM2 counter (TIM2-CNT) is gated by the TIM1-OC1REF signal. The TIM1 counter (TIM1-CNT) counts from FC to FF, then overflows to 00. The TIM2 counter (TIM2-CNT) counts from 3045 to 3048, but only when TIM1-OC1REF is high. The TIM2-TIF signal is shown as a pulse when the TIM2 counter overflows. A note indicates 'Write TIF = 0'.

In the example in Figure 261 , the TIM2 counter and prescaler are not initialized before being started. So they start counting from their current value. It is possible to start from a given value by resetting both timers before starting TIM1. Then any value can be written in the timer counters. The timers can easily be reset by software using the UG bit in the TIMx_EGR registers.

In the next example (refer to Figure 262 ), we synchronize TIM1 and TIM2. TIM1 is the master and starts from 0. TIM2 is the slave and starts from 0xE7. The prescaler ratio is the same for both timers. TIM2 stops when TIM1 is disabled by writing '0' to the CEN bit in the TIM1_CR1 register:

  1. 1. Configure TIM1 master mode to send its Output Compare 1 Reference (OC1REF) signal as trigger output (MMS=100 in the TIM1_CR2 register).
  2. 2. Configure the TIM1 OC1REF waveform (TIM1_CCMR1 register).
  3. 3. Configure TIM2 to get the input trigger from TIM1 (TS=00000 in the TIM2_SMCR register).
  4. 4. Configure TIM2 in gated mode (SMS=101 in TIM2_SMCR register).
  5. 5. Reset TIM1 by writing '1' in UG bit (TIM1_EGR register).
  6. 6. Reset TIM2 by writing '1' in UG bit (TIM2_EGR register).
  7. 7. Initialize TIM2 to 0xE7 by writing '0xE7' in the TIM2_CNT register.
  8. 8. Enable TIM2 by writing '1' in the CEN bit (TIM2_CR1 register).
  9. 9. Start TIM1 by writing '1' in the CEN bit (TIM1_CR1 register).
  10. 10. Stop TIM1 by writing '0' in the CEN bit (TIM1_CR1 register).

Figure 262. Gating TIM2 with Enable of TIM1

Timing diagram showing the relationship between CK_INT, TIM1-CEN=CNT_EN, TIM1-CNT_INIT, TIM1-CNT, TIM2-CNT, TIM2-CNT_INIT, TIM2-write CNT, and TIM2-TIF signals over time. The diagram illustrates the synchronization of TIM1 and TIM2. CK_INT is a periodic clock signal. TIM1-CEN=CNT_EN is a signal that goes high to enable TIM1 and then low to disable it. TIM1-CNT_INIT is a pulse that initializes TIM1 to 0. TIM1-CNT shows the counter value of TIM1 (75, 00, 01, 02). TIM2-CNT shows the counter value of TIM2 (AB, 00, E7, E8, E9). TIM2-CNT_INIT is a pulse that initializes TIM2 to E7. TIM2-write CNT is a pulse that writes the value E7 to TIM2. TIM2-TIF is a flag that goes high when TIM2 overflows and is cleared by writing 0.

The timing diagram illustrates the sequence of events for synchronizing TIM1 and TIM2. The signals shown are:

Key timing points:

MS32696V1

Timing diagram showing the relationship between CK_INT, TIM1-CEN=CNT_EN, TIM1-CNT_INIT, TIM1-CNT, TIM2-CNT, TIM2-CNT_INIT, TIM2-write CNT, and TIM2-TIF signals over time. The diagram illustrates the synchronization of TIM1 and TIM2. CK_INT is a periodic clock signal. TIM1-CEN=CNT_EN is a signal that goes high to enable TIM1 and then low to disable it. TIM1-CNT_INIT is a pulse that initializes TIM1 to 0. TIM1-CNT shows the counter value of TIM1 (75, 00, 01, 02). TIM2-CNT shows the counter value of TIM2 (AB, 00, E7, E8, E9). TIM2-CNT_INIT is a pulse that initializes TIM2 to E7. TIM2-write CNT is a pulse that writes the value E7 to TIM2. TIM2-TIF is a flag that goes high when TIM2 overflows and is cleared by writing 0.

Using one timer to start another timer

In this example, we set the enable of Timer 2 with the update event of Timer 1. Refer to Figure 259 for connections. Timer 2 starts counting from its current value (which can be non-zero) on the divided internal clock as soon as the update event is generated by Timer 1. When Timer 2 receives the trigger signal its CEN bit is automatically set and the counter counts until we write '0' to the CEN bit in the TIM2_CR1 register. Both counter clock frequencies are divided by 3 by the prescaler compared to CK_INT ( \( f_{CK\_CNT} = f_{CK\_INT}/3 \) ).

  1. 1. Configure TIM1 master mode to send its Update Event (UEV) as trigger output (MMS=010 in the TIM1_CR2 register).
  2. 2. Configure the TIM1 period (TIM1_ARR registers).
  3. 3. Configure TIM2 to get the input trigger from TIM1 (TS=00000 in the TIM2_SMCR register).
  4. 4. Configure TIM2 in trigger mode (SMS=110 in TIM2_SMCR register).
  5. 5. Start TIM1 by writing '1' in the CEN bit (TIM1_CR1 register).

Figure 263. Triggering TIM2 with update of TIM1

Timing diagram for Figure 263 showing the relationship between TIM1 and TIM2 signals. The diagram includes CK_INT (clock), TIM1-UEV (update event), TIM1-CNT (counter), TIM2-CNT (counter), TIM2-CEN=CNT_EN (enable), and TIM2-TIF (trigger flag).

The timing diagram shows the following signals over time:

MS32697V1

Timing diagram for Figure 263 showing the relationship between TIM1 and TIM2 signals. The diagram includes CK_INT (clock), TIM1-UEV (update event), TIM1-CNT (counter), TIM2-CNT (counter), TIM2-CEN=CNT_EN (enable), and TIM2-TIF (trigger flag).

As in the previous example, both counters can be initialized before starting counting.

Figure 264 shows the behavior with the same configuration as in Figure 263 but in trigger mode instead of gated mode (SMS=110 in the TIM2_SMCR register).

Figure 264. Triggering TIM2 with Enable of TIM1

Timing diagram for Figure 264 showing the relationship between TIM1 and TIM2 signals. The diagram includes CK_INT, TIM1-CEN=CNT_EN, TIM1-CNT_INIT, TIM1-CNT, TIM2-CNT, TIM2-CNT_INIT, TIM2 write CNT, and TIM2-TIF.

The timing diagram shows the following signals over time:

MS32698V1

Timing diagram for Figure 264 showing the relationship between TIM1 and TIM2 signals. The diagram includes CK_INT, TIM1-CEN=CNT_EN, TIM1-CNT_INIT, TIM1-CNT, TIM2-CNT, TIM2-CNT_INIT, TIM2 write CNT, and TIM2-TIF.

Note: The clock of the slave peripherals (timer, ADC, ...) receiving the TRGO signal must be enabled prior to receive events from the master timer, and the clock frequency (prescaler) must not be changed on-the-fly while triggers are received from the master timer.

28.3.20 DMA burst mode

The TIMx timers have the capability to generate multiple DMA requests upon a single event. The main purpose is to be able to re-program part of the timer multiple times without software overhead, but it can also be used to read several registers in a row, at regular intervals.

The DMA controller destination is unique and must point to the virtual register TIMx_DMAR. On a given timer event, the timer launches a sequence of DMA requests (burst). Each write into the TIMx_DMAR register is actually redirected to one of the timer registers.

The DBL[4:0] bits in the TIMx_DCR register set the DMA burst length. The timer recognizes a burst transfer when a read or a write access is done to the TIMx_DMAR address), i.e. the number of transfers (either in half-words or in bytes).

The DBA[4:0] bits in the TIMx_DCR registers define the DMA base address for DMA transfers (when read/write access are done through the TIMx_DMAR address). DBA is defined as an offset starting from the address of the TIMx_CR1 register:

Example:

00000: TIMx_CR1

00001: TIMx_CR2

00010: TIMx_SMCR

As an example, the timer DMA burst feature is used to update the contents of the CCRx registers (x = 2, 3, 4) upon an update event, with the DMA transferring half words into the CCRx registers.

This is done in the following steps:

  1. 1. Configure the corresponding DMA channel as follows:
    • – DMA channel peripheral address is the DMAR register address
    • – DMA channel memory address is the address of the buffer in the RAM containing the data to be transferred by DMA into CCRx registers.
    • – Number of data to transfer = 3 (See note below).
    • – Circular mode disabled.
  2. 2. Configure the DCR register by configuring the DBA and DBL bit fields as follows:
    DBL = 3 transfers, DBA = 0xE.
  3. 3. Enable the TIMx update DMA request (set the UDE bit in the DIER register).
  4. 4. Enable TIMx
  5. 5. Enable the DMA channel

This example is for the case where every CCRx register has to be updated once. If every CCRx register is to be updated twice for example, the number of data to transfer should be 6. Let's take the example of a buffer in the RAM containing data1, data2, data3, data4, data5 and data6. The data is transferred to the CCRx registers as follows: on the first update DMA request, data1 is transferred to CCR2, data2 is transferred to CCR3, data3 is transferred to CCR4 and on the second update DMA request, data4 is transferred to CCR2, data5 is transferred to CCR3 and data6 is transferred to CCR4.

Note: A null value can be written to the reserved registers.

28.3.21 Debug mode

When the system enters debug mode (processor core halted), the TIMx counter either continues to work normally or stops, depending on DBG_TIM2_STOP configuration bit in DBGMCU module. For more details, refer to Section 41.8.3: DBGMCU CPU1 APB1 peripheral freeze register 1 (DBGMCU_APB1FZR1) .

28.4 TIM2 registers

In this section, “TIMx” should be understood as “TIM2” since there is only one instance of this type of timer for the products to which this reference manual applies.

Refer to Section 1.2 for a list of abbreviations used in register descriptions.

The peripheral registers can be accessed by half-words (16-bit) or words (32-bit).

28.4.1 TIM2 control register 1 (TIM2_CR1)

Address offset: 0x00

Reset value: 0x0000

1514131211109876543210
Res.Res.Res.Res.UIFREMAPRes.CKD[1:0]ARPECMS[1:0]DIROPMURSUDISCEN
rwrwrwrwrwrwrwrwrwrwrw

Bits 15:12 Reserved, must be kept at reset value.

Bit 11 UIFREMAP : UIF status bit remapping

0: No remapping. UIF status bit is not copied to TIMx_CNT register bit 31.

1: Remapping enabled. UIF status bit is copied to TIMx_CNT register bit 31.

Bit 10 Reserved, must be kept at reset value.

Bits 9:8 CKD[1:0] : Clock division

This bit-field indicates the division ratio between the timer clock (CK_INT) frequency and sampling clock used by the digital filters (ETR, TIx),

00: \( t_{DTS} = t_{CK\_INT} \)

01: \( t_{DTS} = 2 \times t_{CK\_INT} \)

10: \( t_{DTS} = 4 \times t_{CK\_INT} \)

11: Reserved

Bit 7 ARPE : Auto-reload preload enable

0: TIMx_ARR register is not buffered

1: TIMx_ARR register is buffered

Bits 6:5 CMS[1:0] : Center-aligned mode selection

00: Edge-aligned mode. The counter counts up or down depending on the direction bit (DIR).

01: Center-aligned mode 1. The counter counts up and down alternatively. Output compare interrupt flags of channels configured in output (CCxS=00 in TIMx_CCMRx register) are set only when the counter is counting down.

10: Center-aligned mode 2. The counter counts up and down alternatively. Output compare interrupt flags of channels configured in output (CCxS=00 in TIMx_CCMRx register) are set only when the counter is counting up.

11: Center-aligned mode 3. The counter counts up and down alternatively. Output compare interrupt flags of channels configured in output (CCxS=00 in TIMx_CCMRx register) are set both when the counter is counting up or down.

Note: It is not allowed to switch from edge-aligned mode to center-aligned mode as long as the counter is enabled (CEN=1)

Bit 4 DIR : Direction

Note: This bit is read only when the timer is configured in Center-aligned mode or Encoder mode.

Bit 3 OPM : One-pulse modeBit 2 URS : Update request source

This bit is set and cleared by software to select the UEV event sources.

These events can be:

Bit 1 UDIS : Update disable

This bit is set and cleared by software to enable/disable UEV event generation.

Buffered registers are then loaded with their preload values.

Bit 0 CEN : Counter enable

Note: External clock, gated mode and encoder mode can work only if the CEN bit has been previously set by software. However trigger mode can set the CEN bit automatically by hardware.

CEN is cleared automatically in one-pulse mode, when an update event occurs.

28.4.2 TIM2 control register 2 (TIM2_CR2)

Address offset: 0x04

Reset value: 0x0000

1514131211109876543210
Res.Res.Res.Res.Res.Res.Res.Res.TI1SMMS[2:0]CCDSRes.Res.Res.
rwrwrwrwrw

Bits 15:8 Reserved, must be kept at reset value.

Bit 7 TI1S : TI1 selection
    • 0: The TIMx_CH1 pin is connected to TI1 input
    • 1: The TIMx_CH1, CH2 and CH3 pins are connected to the TI1 input (XOR combination)
  1. See also Section 27.3.25: Interfacing with Hall sensors on page 755
Bits 6:4 MMS[2:0] : Master mode selection

These bits permit to select the information to be sent in master mode to slave timers for synchronization (TRGO). The combination is as follows:

000: Reset - the UG bit from the TIMx_EGR register is used as trigger output (TRGO). If the reset is generated by the trigger input (slave mode controller configured in reset mode) then the signal on TRGO is delayed compared to the actual reset.

001: Enable - the Counter enable signal, CNT_EN, is used as trigger output (TRGO). It is useful to start several timers at the same time or to control a window in which a slave timer is enabled. The Counter Enable signal is generated by a logic AND between CEN control bit and the trigger input when configured in gated mode.

When the Counter Enable signal is controlled by the trigger input, there is a delay on TRGO, except if the master/slave mode is selected (see the MSM bit description in TIMx_SMCR register).

010: Update - The update event is selected as trigger output (TRGO). For instance a master timer can then be used as a prescaler for a slave timer.

011: Compare Pulse - The trigger output send a positive pulse when the CC1IF flag is to be set (even if it was already high), as soon as a capture or a compare match occurred. (TRGO)

100: Compare - OC1REFC signal is used as trigger output (TRGO)

101: Compare - OC2REFC signal is used as trigger output (TRGO)

110: Compare - OC3REFC signal is used as trigger output (TRGO)

111: Compare - OC4REFC signal is used as trigger output (TRGO)

Note: The clock of the slave timer or ADC must be enabled prior to receive events from the master timer, and must not be changed on-the-fly while triggers are received from the master timer.

Bit 3 CCDS : Capture/compare DMA selection

0: CCx DMA request sent when CCx event occurs

1: CCx DMA requests sent when update event occurs

Bits 2:0 Reserved, must be kept at reset value.

28.4.3 TIM2 slave mode control register (TIM2_SMCR)

Address offset: 0x08

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.TS[4:3]Res.Res.Res.Res.SMS[3]
rwrw
1514131211109876543210
ETPECEETPS[1:0]ETF[3:0]MSMTS[2:0]OCCSSMS[2:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 31:22 Reserved, must be kept at reset value.

Bits 19:17 Reserved, must be kept at reset value.

Bit 15 ETP : External trigger polarity

This bit selects whether ETR or ETR is used for trigger operations

0: ETR is non-inverted, active at high level or rising edge

1: ETR is inverted, active at low level or falling edge

Bit 14 ECE : External clock enable

This bit enables External clock mode 2.

0: External clock mode 2 disabled

1: External clock mode 2 enabled. The counter is clocked by any active edge on the ETRF signal.

Note: Setting the ECE bit has the same effect as selecting external clock mode 1 with TRGI connected to ETRF (SMS=111 and TS=00111).

It is possible to simultaneously use external clock mode 2 with the following slave modes: reset mode, gated mode and trigger mode. Nevertheless, TRGI must not be connected to ETRF in this case (TS bits must not be 00111).

If external clock mode 1 and external clock mode 2 are enabled at the same time, the external clock input is ETRF.

Bits 13:12 ETPS[1:0] : External trigger prescaler

External trigger signal ETRP frequency must be at most 1/4 of CK_INT frequency. A prescaler can be enabled to reduce ETRP frequency. It is useful when inputting fast external clocks.

00: Prescaler OFF

01: ETRP frequency divided by 2

10: ETRP frequency divided by 4

11: ETRP frequency divided by 8

Bits 11:8 ETF[3:0] : External trigger filter

This bit-field then defines the frequency used to sample ETRP signal and the length of the digital filter applied to ETRP. The digital filter is made of an event counter in which N consecutive events are needed to validate a transition on the output:

0000: No filter, sampling is done at \( f_{DTS} \)

0001: \( f_{SAMPLING}=f_{CK\_INT} \) , N=2

0010: \( f_{SAMPLING}=f_{CK\_INT} \) , N=4

0011: \( f_{SAMPLING}=f_{CK\_INT} \) , N=8

0100: \( f_{SAMPLING}=f_{DTS}/2 \) , N=6

0101: \( f_{SAMPLING}=f_{DTS}/2 \) , N=8

0110: \( f_{SAMPLING}=f_{DTS}/4 \) , N=6

0111: \( f_{SAMPLING}=f_{DTS}/4 \) , N=8

1000: \( f_{SAMPLING}=f_{DTS}/8 \) , N=6

1001: \( f_{SAMPLING}=f_{DTS}/8 \) , N=8

1010: \( f_{SAMPLING}=f_{DTS}/16 \) , N=5

1011: \( f_{SAMPLING}=f_{DTS}/16 \) , N=6

1100: \( f_{SAMPLING}=f_{DTS}/16 \) , N=8

1101: \( f_{SAMPLING}=f_{DTS}/32 \) , N=5

1110: \( f_{SAMPLING}=f_{DTS}/32 \) , N=6

1111: \( f_{SAMPLING}=f_{DTS}/32 \) , N=8

Bit 7 MSM : Master/Slave mode

0: No action

1: The effect of an event on the trigger input (TRGI) is delayed to allow a perfect synchronization between the current timer and its slaves (through TRGO). It is useful if we want to synchronize several timers on a single external event.

Bits 21, 20, 6, 5, 4 TS[4:0] : Trigger selection

This bit-field selects the trigger input to be used to synchronize the counter.

00000: Internal Trigger 0 (ITR0)

00001: Internal Trigger 1 (ITR1)

00010: Internal Trigger 2 (ITR2)

00011: Internal Trigger 3 (ITR3)

00100: TI1 Edge Detector (TI1F_ED)

00101: Filtered Timer Input 1 (TI1FP1)

00110: Filtered Timer Input 2 (TI2FP2)

00111: External Trigger input (ETRF)

01000: Internal Trigger 4 (ITR4)

01001: Internal Trigger 5 (ITR5)

01010: Internal Trigger 6 (ITR6)

01011: Internal Trigger 7 (ITR7)

01100: Internal Trigger 8 (ITR8)

Others: Reserved

See Table 180: TIM2 internal trigger connection on page 855 for more details on ITRx meaning for each Timer.

Note: These bits must be changed only when they are not used (e.g. when SMS=000) to avoid wrong edge detections at the transition.

Bit 3 OCCS : OREF clear selection

This bit is used to select the OREF clear source

0: OREF_CLR_INT is connected to the OREF_CLR input

1: OREF_CLR_INT is connected to ETRF

Bits 16, 2, 1, 0 SMS[3:0] : Slave mode selection

When external signals are selected the active edge of the trigger signal (TRGI) is linked to the polarity selected on the external input (see Input Control register and Control Register description).

0000: Slave mode disabled - if CEN = '1 then the prescaler is clocked directly by the internal clock.

0001: Encoder mode 1 - Counter counts up/down on TI1FP1 edge depending on TI2FP2 level.

0010: Encoder mode 2 - Counter counts up/down on TI2FP2 edge depending on TI1FP1 level.

0011: Encoder mode 3 - Counter counts up/down on both TI1FP1 and TI2FP2 edges depending on the level of the other input.

0100: Reset Mode - Rising edge of the selected trigger input (TRGI) reinitializes the counter and generates an update of the registers.

0101: Gated Mode - The counter clock is enabled when the trigger input (TRGI) is high. The counter stops (but is not reset) as soon as the trigger becomes low. Both start and stop of the counter are controlled.

0110: Trigger Mode - The counter starts at a rising edge of the trigger TRGI (but it is not reset). Only the start of the counter is controlled.

0111: External Clock Mode 1 - Rising edges of the selected trigger (TRGI) clock the counter.

1000: Combined reset + trigger mode - Rising edge of the selected trigger input (TRGI) reinitializes the counter, generates an update of the registers and starts the counter.

Note: The gated mode must not be used if TI1F_ED is selected as the trigger input (TS=00100). Indeed, TI1F_ED outputs 1 pulse for each transition on TI1F, whereas the gated mode checks the level of the trigger signal.

Note: The clock of the slave peripherals (timer, ADC, ...) receiving the TRGO signal must be enabled prior to receive events from the master timer, and the clock frequency (prescaler) must not be changed on-the-fly while triggers are received from the master timer.

Table 180. TIM2 internal trigger connection

Slave TIMITR0ITR1ITR2 - ITR8
TIM2TIM1USB_FS_SOF (1)-

1. This connection is valid only when the ITR_RMP bit is set in the TIM2_OR1 register.

28.4.4 TIM2 DMA/Interrupt enable register (TIM2_DIER)

Address offset: 0x0C

Reset value: 0x0000

1514131211109876543210
ResResResCC4DECC3DECC2DECC1DEUDEResTIEResCC4IECC3IECC2IECC1IEUIE
rwrwrwrwrwrwrwrwrwrwrw

Bits 15:14 Reserved, must be kept at reset value.

Bit 13 Reserved, must be kept at reset value.

Bit 12 CC4DE : Capture/Compare 4 DMA request enable

0: CC4 DMA request disabled.

1: CC4 DMA request enabled.

  1. Bit 11 CC3DE : Capture/Compare 3 DMA request enable
    0: CC3 DMA request disabled.
    1: CC3 DMA request enabled.
  2. Bit 10 CC2DE : Capture/Compare 2 DMA request enable
    0: CC2 DMA request disabled.
    1: CC2 DMA request enabled.
  3. Bit 9 CC1DE : Capture/Compare 1 DMA request enable
    0: CC1 DMA request disabled.
    1: CC1 DMA request enabled.
  4. Bit 8 UDE : Update DMA request enable
    0: Update DMA request disabled.
    1: Update DMA request enabled.
  5. Bit 7 Reserved, must be kept at reset value.
  6. Bit 6 TIE : Trigger interrupt enable
    0: Trigger interrupt disabled.
    1: Trigger interrupt enabled.
  7. Bit 5 Reserved, must be kept at reset value.
  8. Bit 4 CC4IE : Capture/Compare 4 interrupt enable
    0: CC4 interrupt disabled.
    1: CC4 interrupt enabled.
  9. Bit 3 CC3IE : Capture/Compare 3 interrupt enable
    0: CC3 interrupt disabled.
    1: CC3 interrupt enabled.
  10. Bit 2 CC2IE : Capture/Compare 2 interrupt enable
    0: CC2 interrupt disabled.
    1: CC2 interrupt enabled.
  11. Bit 1 CC1IE : Capture/Compare 1 interrupt enable
    0: CC1 interrupt disabled.
    1: CC1 interrupt enabled.
  12. Bit 0 UIE : Update interrupt enable
    0: Update interrupt disabled.
    1: Update interrupt enabled.

28.4.5 TIM2 status register (TIM2_SR)

Address offset: 0x10

Reset value: 0x0000

1514131211109876543210
Res.Res.Res.CC4OFCC3OFCC2OFCC1OFRes.Res.TIFRes.CC4IFCC3IFCC2IFCC1IFUIF
rc_w0rc_w0rc_w0rc_w0rc_w0rc_w0rc_w0rc_w0rc_w0rc_w0

Bits 15:13 Reserved, must be kept at reset value.

Bit 12 CC4OF : Capture/Compare 4 overcapture flag
refer to CC1OF description

  1. Bit 11 CC3OF : Capture/Compare 3 overcapture flag
    refer to CC1OF description
  2. Bit 10 CC2OF : Capture/compare 2 overcapture flag
    refer to CC1OF description
  3. Bit 9 CC1OF : Capture/Compare 1 overcapture flag
    This flag is set by hardware only when the corresponding channel is configured in input capture mode. It is cleared by software by writing it to '0'.
    0: No overcapture has been detected.
    1: The counter value has been captured in TIMx_CCR1 register while CC1IF flag was already set
  4. Bits 8:7 Reserved, must be kept at reset value.
  5. Bit 6 TIF : Trigger interrupt flag
    This flag is set by hardware on the TRG trigger event (active edge detected on TRGI input when the slave mode controller is enabled in all modes but gated mode. It is set when the counter starts or stops when gated mode is selected. It is cleared by software.
    0: No trigger event occurred.
    1: Trigger interrupt pending.
  6. Bit 5 Reserved, must be kept at reset value.
  7. Bit 4 CC4IF : Capture/Compare 4 interrupt flag
    Refer to CC1IF description
  8. Bit 3 CC3IF : Capture/Compare 3 interrupt flag
    Refer to CC1IF description
  9. Bit 2 CC2IF : Capture/Compare 2 interrupt flag
    Refer to CC1IF description
  10. Bit 1 CC1IF : Capture/compare 1 interrupt flag
    This flag is set by hardware. It is cleared by software (input capture or output compare mode) or by reading the TIMx_CCR1 register (input capture mode only).
    0: No compare match / No input capture occurred
    1: A compare match or an input capture occurred
    If channel CC1 is configured as output: this flag is set when the content of the counter TIMx_CNT matches the content of the TIMx_CCR1 register. When the content of TIMx_CCR1 is greater than the content of TIMx_ARR, the CC1IF bit goes high on the counter overflow (in up-counting and up/down-counting modes) or underflow (in down-counting mode). There are 3 possible options for flag setting in center-aligned mode, refer to the CMS bits in the TIMx_CR1 register for the full description.
    If channel CC1 is configured as input: this bit is set when counter value has been captured in TIMx_CCR1 register (an edge has been detected on IC1, as per the edge sensitivity defined with the CC1P and CC1NP bits setting, in TIMx_CCER).
  11. Bit 0 UIF : Update interrupt flag
    This bit is set by hardware on an update event. It is cleared by software.
    0: No update occurred
    1: Update interrupt pending. This bit is set by hardware when the registers are updated:
    At overflow or underflow and if UDIS=0 in the TIMx_CR1 register.
    When CNT is reinitialized by software using the UG bit in TIMx_EGR register, if URS=0 and UDIS=0 in the TIMx_CR1 register.
    When CNT is reinitialized by a trigger event (refer to the synchro control register description), if URS=0 and UDIS=0 in the TIMx_CR1 register.

28.4.6 TIM2 event generation register (TIM2_EGR)

Address offset: 0x14

Reset value: 0x0000

1514131211109876543210
Res.Res.Res.Res.Res.Res.Res.Res.Res.TGRes.CC4GCC3GCC2GCC1GUG
wwwwww

Bits 15:7 Reserved, must be kept at reset value.

Bit 6 TG : Trigger generation

This bit is set by software in order to generate an event, it is automatically cleared by hardware.

0: No action

1: The TIF flag is set in TIMx_SR register. Related interrupt or DMA transfer can occur if enabled.

Bit 5 Reserved, must be kept at reset value.

Bit 4 CC4G : Capture/compare 4 generation

Refer to CC1G description

Bit 3 CC3G : Capture/compare 3 generation

Refer to CC1G description

Bit 2 CC2G : Capture/compare 2 generation

Refer to CC1G description

Bit 1 CC1G : Capture/compare 1 generation

This bit is set by software in order to generate an event, it is automatically cleared by hardware.

0: No action

1: A capture/compare event is generated on channel 1:

If channel CC1 is configured as output:

CC1IF flag is set, Corresponding interrupt or DMA request is sent if enabled.

If channel CC1 is configured as input:

The current value of the counter is captured in TIMx_CCR1 register. The CC1IF flag is set, the corresponding interrupt or DMA request is sent if enabled. The CC1OF flag is set if the CC1IF flag was already high.

Bit 0 UG : Update generation

This bit can be set by software, it is automatically cleared by hardware.

0: No action

1: Re-initialize the counter and generates an update of the registers. Note that the prescaler counter is cleared too (anyway the prescaler ratio is not affected). The counter is cleared if the center-aligned mode is selected or if DIR=0 (upcounting), else it takes the auto-reload value (TIMx_ARR) if DIR=1 (downcounting).

28.4.7 TIM2 capture/compare mode register 1 (TIM2_CCMR1)

Address offset: 0x18

Reset value: 0x0000 0000

The same register can be used for input capture mode (this section) or for output compare mode (next section). The direction of a channel is defined by configuring the corresponding CCxS bits. All the other bits of this register have a different function in input and in output mode.

Input capture mode:

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
1514131211109876543210
IC2F[3:0]IC2PSC[1:0]CC2S[1:0]IC1F[3:0]IC1PSC[1:0]CC1S[1:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:12 IC2F[3:0] : Input capture 2 filter

Bits 11:10 IC2PSC[1:0] : Input capture 2 prescaler

Bits 9:8 CC2S[1:0] : Capture/compare 2 selection

This bit-field defines the direction of the channel (input/output) as well as the used input.

00: CC2 channel is configured as output.

01: CC2 channel is configured as input, IC2 is mapped on TI2.

10: CC2 channel is configured as input, IC2 is mapped on TI1.

11: CC2 channel is configured as input, IC2 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (TIMx_SMCR register)

Note: CC2S bits are writable only when the channel is OFF (CC2E = 0 in TIMx_CCER).

Bits 7:4 IC1F[3:0] : Input capture 1 filter

This bit-field defines the frequency used to sample TI1 input and the length of the digital filter applied to TI1. The digital filter is made of an event counter in which N consecutive events are needed to validate a transition on the output:

0000: No filter, sampling is done at \( f_{DTS} \)

0001: \( f_{SAMPLING}=f_{CK\_INT} \) , N=2

0010: \( f_{SAMPLING}=f_{CK\_INT} \) , N=4

0011: \( f_{SAMPLING}=f_{CK\_INT} \) , N=8

0100: \( f_{SAMPLING}=f_{DTS}/2 \) , N=6

0101: \( f_{SAMPLING}=f_{DTS}/2 \) , N=8

0110: \( f_{SAMPLING}=f_{DTS}/4 \) , N=6

0111: \( f_{SAMPLING}=f_{DTS}/4 \) , N=8

1000: \( f_{SAMPLING}=f_{DTS}/8 \) , N=6

1001: \( f_{SAMPLING}=f_{DTS}/8 \) , N=8

1010: \( f_{SAMPLING}=f_{DTS}/16 \) , N=5

1011: \( f_{SAMPLING}=f_{DTS}/16 \) , N=6

1100: \( f_{SAMPLING}=f_{DTS}/16 \) , N=8

1101: \( f_{SAMPLING}=f_{DTS}/32 \) , N=5

1110: \( f_{SAMPLING}=f_{DTS}/32 \) , N=6

1111: \( f_{SAMPLING}=f_{DTS}/32 \) , N=8

Bits 3:2 IC1PSC[1:0] : Input capture 1 prescaler

This bit-field defines the ratio of the prescaler acting on CC1 input (IC1). The prescaler is reset as soon as CC1E=0 (TIMx_CCER register).

00: no prescaler, capture is done each time an edge is detected on the capture input

01: capture is done once every 2 events

10: capture is done once every 4 events

11: capture is done once every 8 events

Bits 1:0 CC1S[1:0] : Capture/Compare 1 selection

This bit-field defines the direction of the channel (input/output) as well as the used input.

00: CC1 channel is configured as output

01: CC1 channel is configured as input, IC1 is mapped on TI1

10: CC1 channel is configured as input, IC1 is mapped on TI2

11: CC1 channel is configured as input, IC1 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (TIMx_SMCR register)

Note: CC1S bits are writable only when the channel is OFF (CC1E = 0 in TIMx_CCER).

28.4.8 TIM2 capture/compare mode register 1 [alternate] (TIM2_CCMR1)

Address offset: 0x18

Reset value: 0x0000 0000

The same register can be used for output compare mode (this section) or for input capture mode (previous section). The direction of a channel is defined by configuring the corresponding CCxS bits. All the other bits of this register have a different function in input and in output mode.

Output compare mode:

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.OC2M
[3]
Res.Res.Res.Res.Res.Res.Res.OC1M
[3]
rwrw
1514131211109876543210
OC2CEOC2M[2:0]OC2PEOC2FECC2S[1:0]OC1CEOC1M[2:0]OC1PEOC1FECC1S[1:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 31:25 Reserved, must be kept at reset value.

Bits 23:17 Reserved, must be kept at reset value.

Bit 15 OC2CE : Output compare 2 clear enable

Bits 24, 14:12 OC2M[3:0] : Output compare 2 mode
refer to OC1M description on bits 6:4

Bit 11 OC2PE : Output compare 2 preload enable

Bit 10 OC2FE : Output compare 2 fast enable

Bits 9:8 CC2S[1:0] : Capture/Compare 2 selection

This bit-field defines the direction of the channel (input/output) as well as the used input.

00: CC2 channel is configured as output

01: CC2 channel is configured as input, IC2 is mapped on TI2

10: CC2 channel is configured as input, IC2 is mapped on TI1

11: CC2 channel is configured as input, IC2 is mapped on TRC. This mode is working only if an internal trigger input is selected through the TS bit (TIMx_SMCR register)

Note: CC2S bits are writable only when the channel is OFF (CC2E = 0 in TIMx_CCER).

Bit 7 OC1CE : Output compare 1 clear enable

0: OC1Ref is not affected by the ETRF input

1: OC1Ref is cleared as soon as a High level is detected on ETRF input

Bits 16, 6:4 OC1M[3:0] : Output compare 1 mode

These bits define the behavior of the output reference signal OC1REF from which OC1 and OC1N are derived. OC1REF is active high whereas OC1 and OC1N active level depends on CC1P and CC1NP bits.

0000: Frozen - The comparison between the output compare register TIMx_CCR1 and the counter TIMx_CNT has no effect on the outputs. This mode can be used when the timer serves as a software timebase. When the frozen mode is enabled during timer operation, the output keeps the state (active or inactive) it had before entering the frozen state.

0001: Set channel 1 to active level on match. OC1REF signal is forced high when the counter TIMx_CNT matches the capture/compare register 1 (TIMx_CCR1).

0010: Set channel 1 to inactive level on match. OC1REF signal is forced low when the counter TIMx_CNT matches the capture/compare register 1 (TIMx_CCR1).

0011: Toggle - OC1REF toggles when TIMx_CNT=TIMx_CCR1.

0100: Force inactive level - OC1REF is forced low.

0101: Force active level - OC1REF is forced high.

0110: PWM mode 1 - In upcounting, channel 1 is active as long as TIMx_CNT<TIMx_CCR1 else inactive. In downcounting, channel 1 is inactive (OC1REF='0) as long as TIMx_CNT>TIMx_CCR1 else active (OC1REF='1).

0111: PWM mode 2 - In upcounting, channel 1 is inactive as long as TIMx_CNT<TIMx_CCR1 else active. In downcounting, channel 1 is active as long as TIMx_CNT>TIMx_CCR1 else inactive.

1000: Retriggerable OPM mode 1 - In up-counting mode, the channel is active until a trigger event is detected (on TRGI signal). Then, a comparison is performed as in PWM mode 1 and the channels becomes inactive again at the next update. In down-counting mode, the channel is inactive until a trigger event is detected (on TRGI signal). Then, a comparison is performed as in PWM mode 1 and the channels becomes inactive again at the next update.

1001: Retriggerable OPM mode 2 - In up-counting mode, the channel is inactive until a trigger event is detected (on TRGI signal). Then, a comparison is performed as in PWM mode 2 and the channels becomes inactive again at the next update. In down-counting mode, the channel is active until a trigger event is detected (on TRGI signal). Then, a comparison is performed as in PWM mode 1 and the channels becomes active again at the next update.

1010: Reserved,

1011: Reserved,

1100: Combined PWM mode 1 - OC1REF has the same behavior as in PWM mode 1. OC1REFC is the logical OR between OC1REF and OC2REF.

1101: Combined PWM mode 2 - OC1REF has the same behavior as in PWM mode 2. OC1REFC is the logical AND between OC1REF and OC2REF.

1110: Asymmetric PWM mode 1 - OC1REF has the same behavior as in PWM mode 1. OC1REFC outputs OC1REF when the counter is counting up, OC2REF when it is counting down.

1111: Asymmetric PWM mode 2 - OC1REF has the same behavior as in PWM mode 2. OC1REFC outputs OC1REF when the counter is counting up, OC2REF when it is counting down.

Note: In PWM mode, the OCREF level changes only when the result of the comparison changes or when the output compare mode switches from “frozen” mode to “PWM” mode.

Note: The OC1M[3] bit is not contiguous, located in bit 16.

Bit 3 OC1PE : Output compare 1 preload enable

0: Preload register on TIMx_CCR1 disabled. TIMx_CCR1 can be written at anytime, the new value is taken in account immediately.

1: Preload register on TIMx_CCR1 enabled. Read/Write operations access the preload register. TIMx_CCR1 preload value is loaded in the active register at each update event.

Bit 2 OC1FE : Output compare 1 fast enable

This bit decreases the latency between a trigger event and a transition on the timer output. It must be used in one-pulse mode (OPM bit set in TIMx_CR1 register), to have the output pulse starting as soon as possible after the starting trigger.

0: CC1 behaves normally depending on counter and CCR1 values even when the trigger is ON. The minimum delay to activate CC1 output when an edge occurs on the trigger input is 5 clock cycles.

1: An active edge on the trigger input acts like a compare match on CC1 output. Then, OC is set to the compare level independently from the result of the comparison. Delay to sample the trigger input and to activate CC1 output is reduced to 3 clock cycles. OCFE acts only if the channel is configured in PWM1 or PWM2 mode.

Bits 1:0 CC1S[1:0] : Capture/Compare 1 selection

This bit-field defines the direction of the channel (input/output) as well as the used input.

00: CC1 channel is configured as output.

01: CC1 channel is configured as input, IC1 is mapped on TI1.

10: CC1 channel is configured as input, IC1 is mapped on TI2.

11: CC1 channel is configured as input, IC1 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (TIMx_SMCR register)

Note: CC1S bits are writable only when the channel is OFF (CC1E = 0 in TIMx_CCER).

28.4.9 TIM2 capture/compare mode register 2 (TIM2_CCMR2)

Address offset: 0x1C

Reset value: 0x0000 0000

The same register can be used for input capture mode (this section) or for output compare mode (next section). The direction of a channel is defined by configuring the corresponding CCxS bits. All the other bits of this register have a different function in input and in output mode.

Input capture mode:

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
1514131211109876543210
IC4F[3:0]IC4PSC[1:0]CC4S[1:0]IC3F[3:0]IC3PSC[1:0]CC3S[1:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:12 IC4F[3:0] : Input capture 4 filter

Bits 11:10 IC4PSC[1:0] : Input capture 4 prescaler

Bits 9:8 CC4S[1:0] : Capture/Compare 4 selection

This bit-field defines the direction of the channel (input/output) as well as the used input.

00: CC4 channel is configured as output

01: CC4 channel is configured as input, IC4 is mapped on TI4

10: CC4 channel is configured as input, IC4 is mapped on TI3

11: CC4 channel is configured as input, IC4 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (TIMx_SMCR register)

Note: CC4S bits are writable only when the channel is OFF (CC4E = 0 in TIMx_CCER).

Bits 7:4 IC3F[3:0] : Input capture 3 filter

Bits 3:2 IC3PSC[1:0] : Input capture 3 prescaler

Bits 1:0 CC3S[1:0] : Capture/Compare 3 selection

This bit-field defines the direction of the channel (input/output) as well as the used input.

00: CC3 channel is configured as output

01: CC3 channel is configured as input, IC3 is mapped on TI3

10: CC3 channel is configured as input, IC3 is mapped on TI4

11: CC3 channel is configured as input, IC3 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (TIMx_SMCR register)

Note: CC3S bits are writable only when the channel is OFF (CC3E = 0 in TIMx_CCER).

28.4.10 TIM2 capture/compare mode register 2 [alternate] (TIM2_CCMR2)

Address offset: 0x1C

Reset value: 0x0000 0000

The same register can be used for output compare mode (this section) or for input capture mode (previous section). The direction of a channel is defined by configuring the corresponding CCxS bits. All the other bits of this register have a different function in input and in output mode.

Output compare mode:

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.OC4M
[3]
Res.Res.Res.Res.Res.Res.Res.OC3M
[3]
rwrw
1514131211109876543210
OC4CEOC4M[2:0]OC4PEOC4FECC4S[1:0]OC3CEOC3M[2:0]OC3PEOC3FECC3S[1:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 31:25 Reserved, must be kept at reset value.

Bits 23:17 Reserved, must be kept at reset value.

Bit 15 OC4CE : Output compare 4 clear enable

Bits 24, 14:12 OC4M[3:0] : Output compare 4 mode

Refer to OC1M description (bits 6:4 in TIMx_CCMR1 register)

Bit 11 OC4PE : Output compare 4 preload enable

Bit 10 OC4FE : Output compare 4 fast enable

Bits 9:8 CC4S[1:0] : Capture/Compare 4 selection

This bit-field defines the direction of the channel (input/output) as well as the used input.

00: CC4 channel is configured as output

01: CC4 channel is configured as input, IC4 is mapped on TI4

10: CC4 channel is configured as input, IC4 is mapped on TI3

11: CC4 channel is configured as input, IC4 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (TIMx_SMCR register)

Note: CC4S bits are writable only when the channel is OFF (CC4E = 0 in TIMx_CCER).

Bit 7 OC3CE : Output compare 3 clear enable

Bits 16, 6:4 OC3M[3:0] : Output compare 3 mode

Refer to OC1M description (bits 6:4 in TIMx_CCMR1 register)

Bit 3 OC3PE : Output compare 3 preload enable

Bit 2 OC3FE : Output compare 3 fast enable

Bits 1:0 CC3S[1:0] : Capture/Compare 3 selection

This bit-field defines the direction of the channel (input/output) as well as the used input.

00: CC3 channel is configured as output

01: CC3 channel is configured as input, IC3 is mapped on TI3

10: CC3 channel is configured as input, IC3 is mapped on TI4

11: CC3 channel is configured as input, IC3 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (TIMx_SMCR register)

Note: CC3S bits are writable only when the channel is OFF (CC3E = 0 in TIMx_CCER).

28.4.11 TIM2 capture/compare enable register (TIM2_CCER)

Address offset: 0x20

Reset value: 0x0000

1514131211109876543210
CC4NPResCC4PCC4ECC3NPResCC3PCC3ECC2NPResCC2PCC2ECC1NPResCC1PCC1E
rwrwrwrwrwrwrwrwrwrwrwrw

Bit 15 CC4NP : Capture/Compare 4 output Polarity.

Refer to CC1NP description

Bit 14 Reserved, must be kept at reset value.

Bit 13 CC4P : Capture/Compare 4 output Polarity.

Refer to CC1P description

Bit 12 CC4E : Capture/Compare 4 output enable.

refer to CC1E description

Bit 11 CC3NP : Capture/Compare 3 output Polarity.

Refer to CC1NP description

Bit 10 Reserved, must be kept at reset value.

Bit 9 CC3P : Capture/Compare 3 output Polarity.

Refer to CC1P description

Bit 8 CC3E : Capture/Compare 3 output enable.

Refer to CC1E description

Bit 7 CC2NP : Capture/Compare 2 output Polarity.

Refer to CC1NP description

Bit 6 Reserved, must be kept at reset value.

Bit 5 CC2P : Capture/Compare 2 output Polarity.

refer to CC1P description

Bit 4 CC2E : Capture/Compare 2 output enable.

Refer to CC1E description

Bit 3 CC1NP : Capture/Compare 1 output Polarity.

CC1 channel configured as output: CC1NP must be kept cleared in this case.

CC1 channel configured as input: This bit is used in conjunction with CC1P to define TI1FP1/TI2FP1 polarity. refer to CC1P description.

Bit 2 Reserved, must be kept at reset value.

Bit 1 CC1P : Capture/Compare 1 output Polarity.

0: OC1 active high (output mode) / Edge sensitivity selection (input mode, see below)

1: OC1 active low (output mode) / Edge sensitivity selection (input mode, see below)

When CC1 channel is configured as input , both CC1NP/CC1P bits select the active polarity of TI1FP1 and TI2FP1 for trigger or capture operations.

CC1NP=0, CC1P=0: non-inverted/rising edge. The circuit is sensitive to TIxFP1 rising edge (capture or trigger operations in reset, external clock or trigger mode), TIxFP1 is not inverted (trigger operation in gated mode or encoder mode).

CC1NP=0, CC1P=1: inverted/falling edge. The circuit is sensitive to TIxFP1 falling edge (capture or trigger operations in reset, external clock or trigger mode), TIxFP1 is inverted (trigger operation in gated mode or encoder mode).

CC1NP=1, CC1P=1: non-inverted/both edges. The circuit is sensitive to both TIxFP1 rising and falling edges (capture or trigger operations in reset, external clock or trigger mode), TIxFP1 is not inverted (trigger operation in gated mode). This configuration must not be used in encoder mode.

CC1NP=1, CC1P=0: This configuration is reserved, it must not be used.

Bit 0 CC1E : Capture/Compare 1 output enable.

0: Capture mode disabled / OC1 is not active

1: Capture mode enabled / OC1 signal is output on the corresponding output pin

Table 181. Output control bit for standard OCx channels

CCxE bitOCx output state
0Output disabled (not driven by the timer: Hi-Z)
1Output enabled ( \( tim\_ocx = tim\_ocxref + Polarity \) )

Note: The state of the external IO pins connected to the standard OCx channels depends on the OCx channel state and the GPIO control and alternate function registers.

28.4.12 TIM2 counter (TIM2_CNT)

Bit 31 of this register has two possible definitions depending on the value of UIFREMAP in TIMx_CR1 register:

Address offset: 0x24

Reset value: 0x0000 0000

31302928272625242322212019181716
CNT[31:16]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw
1514131211109876543210
CNT[15:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 31:0 CNT[31:0] : counter value

28.4.13 TIM2 counter [alternate] (TIM2_CNT)

Bit 31 of this register has two possible definitions depending on the value of UIFREMAP in TIMx_CR1 register:

Address offset: 0x24

Reset value: 0x0000 0000

31302928272625242322212019181716
UIFCPYCNT[30:16]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw
1514131211109876543210
CNT[15:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bit 31 UIFCPY : UIF Copy

This bit is a read-only copy of the UIF bit of the TIMx_ISR register

Bits 30:0 CNT[30:0] : counter value

28.4.14 TIM2 prescaler (TIM2_PSC)

Address offset: 0x28

Reset value: 0x0000

1514131211109876543210
PSC[15:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 15:0 PSC[15:0] : Prescaler value

The counter clock frequency \( CK\_CNT \) is equal to \( f_{CK\_PSC} / (PSC[15:0] + 1) \) .

PSC contains the value to be loaded in the active prescaler register at each update event (including when the counter is cleared through UG bit of TIMx_EGR register or through trigger controller when configured in “reset mode”).

28.4.15 TIM2 auto-reload register (TIM2_ARR)

Address offset: 0x2C

Reset value: 0xFFFF FFFF

31302928272625242322212019181716
ARR[31:16]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw
1514131211109876543210
ARR[15:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 31:0 ARR[31:0] : Auto-reload value

ARR is the value to be loaded in the actual auto-reload register.

Refer to the Section 28.3.1: Time-base unit on page 806 for more details about ARR update and behavior.

The counter is blocked while the auto-reload value is null.

28.4.16 TIM2 capture/compare register 1 (TIM2_CCR1)

Address offset: 0x34

Reset value: 0x0000 0000

31302928272625242322212019181716
CCR1[31:16]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw
1514131211109876543210
CCR1[15:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 31:0 CCR1[31:0] : Capture/Compare 1 value

If channel CC1 is configured as output:

CCR1 is the value to be loaded in the actual capture/compare 1 register (preload value).

It is loaded permanently if the preload feature is not selected in the TIMx_CCMR1 register (bit OC1PE). Else the preload value is copied in the active capture/compare 1 register when an update event occurs.

The active capture/compare register contains the value to be compared to the counter TIMx_CNT and signaled on OC1 output.

If channel CC1 is configured as input:

CCR1 is the counter value transferred by the last input capture 1 event (IC1). The TIMx_CCR1 register is read-only and cannot be programmed.

28.4.17 TIM2 capture/compare register 2 (TIM2_CCR2)

Address offset: 0x38

Reset value: 0x0000 0000

31302928272625242322212019181716
CCR2[31:16]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw
1514131211109876543210
CCR2[15:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 31:0 CCR2[31:0] : Capture/Compare 2 value

If channel CC2 is configured as output:

CCR2 is the value to be loaded in the actual capture/compare 2 register (preload value). It is loaded permanently if the preload feature is not selected in the TIMx_CCMR1 register (bit OC2PE). Else the preload value is copied in the active capture/compare 2 register when an update event occurs.

The active capture/compare register contains the value to be compared to the counter TIMx_CNT and signalled on OC2 output.

If channel CC2 is configured as input:

CCR2 is the counter value transferred by the last input capture 2 event (IC2). The TIMx_CCR2 register is read-only and cannot be programmed.

28.4.18 TIM2 capture/compare register 3 (TIM2_CCR3)

Address offset: 0x3C

Reset value: 0x0000 0000

31302928272625242322212019181716
CCR3[31:16]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw
1514131211109876543210
CCR3[15:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 31:0 CCR3[31:0] : Capture/Compare value

If channel CC3 is configured as output:

CCR3 is the value to be loaded in the actual capture/compare 3 register (preload value). It is loaded permanently if the preload feature is not selected in the TIMx_CCMR2 register (bit OC3PE). Else the preload value is copied in the active capture/compare 3 register when an update event occurs.

The active capture/compare register contains the value to be compared to the counter TIMx_CNT and signalled on OC3 output.

If channel CC3 is configured as input:

CCR3 is the counter value transferred by the last input capture 3 event (IC3). The TIMx_CCR3 register is read-only and cannot be programmed.

28.4.19 TIM2 capture/compare register 4 (TIM2_CCR4)

Address offset: 0x40

Reset value: 0x0000 0000

31302928272625242322212019181716
CCR4[31:16]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw
1514131211109876543210
CCR4[15:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 31:0 CCR4[31:0] : Capture/Compare value

  1. 1. if CC4 channel is configured as output (CC4S bits):
    CCR4 is the value to be loaded in the actual capture/compare 4 register (preload value). It is loaded permanently if the preload feature is not selected in the TIMx_CCMR2 register (bit OC4PE). Else the preload value is copied in the active capture/compare 4 register when an update event occurs.
    The active capture/compare register contains the value to be compared to the counter TIMx_CNT and signalled on OC4 output.
  2. 2. if CC4 channel is configured as input (CC4S bits in TIMx_CCMR4 register):
    CCR4 is the counter value transferred by the last input capture 4 event (IC4). The TIMx_CCR4 register is read-only and cannot be programmed.

28.4.20 TIM2 DMA control register (TIM2_DCR)

Address offset: 0x48

Reset value: 0x0000

1514131211109876543210
Res.Res.Res.DBL[4:0]Res.Res.Res.DBA[4:0]
rwrwrwrwrwrwrwrwrwrw

Bits 15:13 Reserved, must be kept at reset value.

Bits 12:8 DBL[4:0] : DMA burst length

This 5-bit vector defines the number of DMA transfers (the timer recognizes a burst transfer when a read or a write access is done to the TIMx_DMAR address).

00000: 1 transfer,

00001: 2 transfers,

00010: 3 transfers,

...

10001: 18 transfers.

Bits 7:5 Reserved, must be kept at reset value.

Bits 4:0 DBA[4:0] : DMA base address

This 5-bit vector defines the base-address for DMA transfers (when read/write access are done through the TIMx_DMAR address). DBA is defined as an offset starting from the address of the TIMx_CR1 register.

Example:

00000: TIMx_CR1

00001: TIMx_CR2

00010: TIMx_SMCR

...

Example: Let us consider the following transfer: DBL = 7 transfers & DBA = TIMx_CR1. In this case the transfer is done to/from 7 registers starting from the TIMx_CR1 address.

28.4.21 TIM2 DMA address for full transfer (TIM2_DMAR)

Address offset: 0x4C

Reset value: 0x0000

1514131211109876543210
DMAB[15:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 15:0 DMAB[15:0] : DMA register for burst accesses

A read or write operation to the DMAR register accesses the register located at the address

\[ (\text{TIMx\_CR1 address}) + (\text{DBA} + \text{DMA index}) \times 4 \]

where TIMx_CR1 address is the address of the control register 1, DBA is the DMA base address configured in TIMx_DCR register, DMA index is automatically controlled by the DMA transfer, and ranges from 0 to DBL (DBL configured in TIMx_DCR).

28.4.22 TIM2 option register 1 (TIM2_OR1)

Address offset: 0x50

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
1514131211109876543210
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.TI4_RMPETR_RMPITR_RMP
rwrwrwrw

Bits 31:4 Reserved, must be kept at reset value.

Bits 3:2 TI4_RMP : Timer input 4 remap

Bit 1 ETR_RMP : External trigger 1 remap

Bit 0 ITR_RMP : Internal trigger remap

28.4.23 TIM2 alternate function option register 1 (TIM2_AF1)

Address offset: 0x60

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.ETRSEL[3:2]
rwrw
1514131211109876543210
ETRSEL[1:0]Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
rwrw

Bits 31:18 Reserved, must be kept at reset value.

Bits 17:14 ETRSEL[3:0] : ETR source selection

These bits select the ETR input source.

0000: GPIO or LSE internal clock, as per ETR_RMP bit in TIM2_OR1

0001: COMP1

0010: COMP2

Others: Reserved

Bits 13:0 Reserved, must be kept at reset value.

28.4.24 TIM2 timer input selection register (TIM2_TISEL)

Address offset: 0x68

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
1514131211109876543210
Res.Res.Res.Res.TI2SEL[3:0]Res.Res.Res.Res.TI1SEL[3:0]
rwrwrwrwrwrwrwrw

Bits 31:12 Reserved, must be kept at reset value.

Bits 11:8 TI2SEL[3:0] : TI2[0] to TI2[15] input selection

These bits select the TI2[0] to TI2[15] input source.

0000: TIM2_CH2 input

Others: Reserved

Bits 7:4 Reserved, must be kept at reset value.

Bits 3:0 TI1SEL[3:0] : TI1[0] to TI1[15] input selection

These bits select the TI1[0] to TI1[15] input source.

0000: TIM2_CH1 input

Others: Reserved

28.4.25 TIMx register map

TIMx registers are mapped as described in the table below:

Table 182. TIM2 register map and reset values

OffsetRegister name313029282726252423222120191817161514131211109876543210
0x00TIMx_CR1ResResResResResResResResResResResResResResResResResResResResUIFREMAResCKD
[1:0]
ARPECMS
[1:0]
DIROPMURSUDISCEN
Reset value0000000000
0x04TIMx_CR2ResResResResResResResResResResResResResResResResResResResResResResResResTI1SMMS[2:0]CCDSResResResRes
Reset value00000
0x08TIMx_SMCRResResResResResResResResResResTS
[4:3]
ResResResResSMS[3]ETPECEETPS
[1:0]
ETF[3:0]MSMResResResResTS[2:0]ResResSMS[2:0]ResResRes
Reset value000000000000000000
0x0CTIMx_DIERResResResResResResResResResResResResResResResResResResResResCC4DECC3DECC2DECC1DEUDEResTIEResCC4IECC3IECC2IECC1IEUIE
Reset value00000000000
0x10TIMx_SRResResResResResResResResResResResResResResResResResResResResCC4OFCC3OFCC2OFCC1OFResResTIFResCC4IFCC3IFCC2IFCC1IFUIF
Reset value0000000000
0x14TIMx_EGRResResResResResResResResResResResResResResResResResResResResResResResResResTGResCC4GCC3GCC2GCC1GUG
Reset value000000
0x18TIMx_CCMR1
Output
Compare mode
ResResResResResResResOC2M[3]ResResResResResResResOC1M[3]OC2CEOC2M
[2:0]
ResResOC2PEOC2FECC2S
[1:0]
ResOC1CEOC1M
[2:0]
ResOC1PEOC1FECC1S
[1:0]
ResRes
Reset value00000000000000000
TIMx_CCMR1
Input Capture mode
ResResResResResResResResResResResResResResResResIC2F[3:0]ResResIC2
PSC
[1:0]
CC2S
[1:0]
ResResResIC1F[3:0]ResIC1
PSC
[1:0]
ResResCC1S
[1:0]
ResRes
Reset value000000000000000
0x1CTIMx_CCMR2
Output
Compare mode
ResResResResResResResOC4M[3]ResResResResResResResOC3M[3]OC4CEOC4M
[2:0]
ResResOC4PEOC4FECC4S
[1:0]
ResOC3CEOC3M
[2:0]
ResOC3PEOC3FECC3S
[1:0]
ResRes
Reset value00000000000000000
TIMx_CCMR2
Input Capture mode
ResResResResResResResResResResResResResResResResIC4F[3:0]ResResIC4
PSC
[1:0]
CC4S
[1:0]
ResResResIC3F[3:0]ResIC3
PSC
[1:0]
ResResCC3S
[1:0]
ResRes
Reset value000000000000000
0x20TIMx_CCERResResResResResResResResResResResResResResResResCC4NPResCC4PCC4ECC3NPResCC3PCC3ECC2NPResCC2PCC2ECC1NPResCC1PCC1E
Reset value000000000000

Table 182. TIM2 register map and reset values (continued)

OffsetRegister name313029282726252423222120191817161514131211109876543210
0x24TIMx_CNTCNT[31:0] or UIFCPY
CNT[30:0]
Reset value00000000000000000000000000000000
0x28TIMx_PSCResResResResResResResResResResResResResResResResPSC[15:0]
Reset value000000000000000
0x2CTIMx_ARRARR[31:0]
Reset value11111111111111111111111111111111
0x30Reserved
0x34TIMx_CCR1CCR1[31:0]
Reset value00000000000000000000000000000000
0x38TIMx_CCR2CCR2[31:0]
Reset value00000000000000000000000000000000
0x3CTIMx_CCR3CCR3[31:0]
Reset value00000000000000000000000000000000
0x40TIMx_CCR4CCR4[31:0]
Reset value00000000000000000000000000000000
0x44Reserved
0x48TIMx_DCRResResResResResResResResResResResResResResResResResResResResDBL[4:0]ResResResDBA[4:0]
Reset value0000000000
0x4CTIMx_DMARResResResResResResResResResResResResResResResResResDMAB[15:0]
Reset value00000000000000
0x50TIM2_OR1ResResResResResResResResResResResResResResResResResResResResResResResResResResResResResResResRes
Reset value0000
0x60TIM2_AF1ResResResResResResResResResResResResResResResResResResResResETRSEL [3:0]ResResResResResResResRes
Reset value0000

Table 182. TIM2 register map and reset values (continued)

OffsetRegister name313029282726252423222120191817161514131211109876543210
0x68TIM2_TISELResResResResResResResResResResResResResResResResResResResResTI2SEL[3:0]ResResResResTI1SEL[3:0]
Reset value00000000

Refer to Section 2.2 on page 66 for the register boundary addresses.