43. General-purpose timers (TIM15/TIM16/TIM17)

43.1 TIM15/TIM16/TIM17 introduction

The TIM15/TIM16/TIM17 timers consist of a 16-bit auto-reload counter driven by a programmable prescaler.

They may be used for a variety of purposes, including measuring the pulse lengths of input signals (input capture) or generating output waveforms (output compare, PWM, complementary PWM with dead-time insertion).

Pulse lengths and waveform periods can be modulated from a few microseconds to several milliseconds using the timer prescaler and the RCC clock controller prescalers.

The TIM15/TIM16/TIM17 timers are completely independent, and do not share any resources. TIM15 can be synchronized as described in Section 43.4.22: Timer synchronization (TIM15) .

43.2 TIM15 main features

TIM15 includes the following features:

43.3 TIM16/TIM17 main features

The TIM16/TIM17 timers include the following features:

Figure 522. TIM15 block diagram

Figure 522. TIM15 block diagram. A detailed schematic showing the internal architecture of the TIM15 timer. Key components include: Internal clock (CK_INT) from RCC; Trigger controller receiving ITR0-ITR3 and TI1F_ED; Slave controller mode providing reset, enable, and count signals; Auto-reload register and Repetition counter; CNT counter (+/-); Capture/Compare 1 and 2 registers; Input filter & edge detectors for TIMx_CH1 and TIMx_CH2; Output control blocks for OC1 and OC2; and Break circuitry connected to TIMx_BKIN. Signal paths show the flow from inputs through filters, prescalers, and registers to the output channels and interrupt/DMA outputs. Labeled MSV40934V5.
Figure 522. TIM15 block diagram. A detailed schematic showing the internal architecture of the TIM15 timer. Key components include: Internal clock (CK_INT) from RCC; Trigger controller receiving ITR0-ITR3 and TI1F_ED; Slave controller mode providing reset, enable, and count signals; Auto-reload register and Repetition counter; CNT counter (+/-); Capture/Compare 1 and 2 registers; Input filter & edge detectors for TIMx_CH1 and TIMx_CH2; Output control blocks for OC1 and OC2; and Break circuitry connected to TIMx_BKIN. Signal paths show the flow from inputs through filters, prescalers, and registers to the output channels and interrupt/DMA outputs. Labeled MSV40934V5.
  1. Notes:
    • Reg Preload registers transferred to active registers on U event according to control bit
    • Image: dashed arrow

      Event
    • Image: jagged arrow

      Interrupt & DMA output
  2. MSV40934V5
    1. The internal break event source can be:
      • - A clock failure event generated by CSS. For further information on the CSS, refer to Section 9.5.3: Clock Security System (CSS)
      • - A PVD output
      • - all SRAM and TCM double ECC errors
      • - Flash double ECC error
      • - Cortex ® -M7 with FPU LOCKUP (Hardfault) output
      • - COMP output

Figure 523. TIM16/TIM17 block diagram

Block diagram of TIM16/TIM17 general-purpose timers showing internal components and signal flow.

The block diagram illustrates the internal architecture of the TIM16/TIM17 general-purpose timers. Key components and signal paths include:

Block diagram of TIM16/TIM17 general-purpose timers showing internal components and signal flow.
  1. This signal can be used as trigger for some slave timer, see Section 43.4.23: Using timer output as trigger for other timers (TIM16/TIM17) .
  2. The internal break event source can be:
    • - A clock failure event generated by CSS. For further information on the CSS, refer to Section 9.5.3: Clock Security System (CSS)
    • - A PVD output
    • - all SRAM and TCM double ECC errors
    • - Flash double ECC error
    • - Cortex ® -M7 with FPU LOCKUP (Hardfault) output
    • - COMP output

43.4 TIM15/TIM16/TIM17 functional description

43.4.1 Time-base unit

The main block of the programmable advanced-control timer is a 16-bit upcounter with its related auto-reload register. The counter clock can be divided by a prescaler.

The counter, the auto-reload register and the prescaler register can be written or read by software. This is true even when the counter is running.

The time-base unit includes:

The auto-reload register is preloaded. Writing to or reading from the auto-reload register accesses the preload register. The content of the preload register are transferred into the shadow register permanently or at each update event (UEV), depending on the auto-reload preload enable bit (ARPE) in TIMx_CR1 register. The update event is sent when the counter reaches the overflow and if the UDIS bit equals 0 in the TIMx_CR1 register. It can also be generated by software. The generation of the update event is described in detailed for each configuration.

The counter is clocked by the prescaler output CK_CNT, which is enabled only when the counter enable bit (CEN) in TIMx_CR1 register is set (refer also to the slave mode controller description to get more details on counter enabling).

Note that the counter starts counting 1 clock cycle after setting the CEN bit in the TIMx_CR1 register.

Prescaler description

The prescaler can divide the counter clock frequency by any factor between 1 and 65536. It is based on a 16-bit counter controlled through a 16-bit register (in the TIMx_PSC register). It can be changed on the fly as this control register is buffered. The new prescaler ratio is taken into account at the next update event.

Figure 524 and Figure 525 give some examples of the counter behavior when the prescaler ratio is changed on the fly:

Figure 524. Counter timing diagram with prescaler division change from 1 to 2

Timing diagram for prescaler division change from 1 to 2

Timing diagram illustrating the counter behavior when the prescaler division changes from 1 to 2. The diagram shows the relationship between the prescaler control register, prescaler buffer, and prescaler counter.

Signals and states shown:

The diagram shows that the prescaler division changes from 1 to 2 after the Update event (UEV) is generated. The prescaler counter is reset to 0 at the UEV and then counts up to 1 before rolling over to 0 again, indicating a division of 2.

MS31076V2

Timing diagram for prescaler division change from 1 to 2

Figure 525. Counter timing diagram with prescaler division change from 1 to 4

Timing diagram for prescaler division change from 1 to 4

Timing diagram illustrating the counter behavior when the prescaler division changes from 1 to 4. The diagram shows the relationship between the prescaler control register, prescaler buffer, and prescaler counter.

Signals and states shown:

The diagram shows that the prescaler division changes from 1 to 4 after the Update event (UEV) is generated. The prescaler counter is reset to 0 at the UEV and then counts up to 3 before rolling over to 0 again, indicating a division of 4.

MS31077V2

Timing diagram for prescaler division change from 1 to 4

43.4.2 Counter modes

Upcounting mode

In upcounting mode, the counter counts from 0 to the auto-reload value (content of the TIMx_ARR register), then restarts from 0 and generates a counter overflow event.

If the repetition counter is used, the update event (UEV) is generated after upcounting is repeated for the number of times programmed in the repetition counter register (TIMx_RCR). Else the update event is generated at each counter overflow.

Setting the UG bit in the TIMx_EGR register (by software or by using the slave mode controller) also generates an update event.

The UEV event can be disabled by software by setting the UDIS bit in the TIMx_CR1 register. This is to avoid updating the shadow registers while writing new values in the preload registers. Then no update event occurs until the UDIS bit has been written to 0. However, the counter restarts from 0, as well as the counter of the prescaler (but the prescale rate does not change). In addition, if the URS bit (update request selection) in TIMx_CR1 register is set, setting the UG bit generates an update event UEV but without setting the UIF flag (thus no interrupt or DMA request is sent). This is to avoid generating both update and capture interrupts when clearing the counter on the capture event.

When an update event occurs, all the registers are updated and the update flag (UIF bit in TIMx_SR register) is set (depending on the URS bit):

The following figures show some examples of the counter behavior for different clock frequencies when TIMx_ARR=0x36.

Figure 526. Counter timing diagram, internal clock divided by 1

Timing diagram for internal clock divided by 1. It shows the relationship between CK_PSC, CNT_EN, Timerclock (CK_CNT), Counter register values (31 to 07), Counter overflow, Update event (UEV), and Update interrupt flag (UIF).

This timing diagram illustrates the operation of a timer when the internal clock is divided by 1. The signals shown are:

Vertical dashed lines indicate the timing relationships between the signals. The counter register values are shown in a sequence of 16-bit words. The overflow, UEV, and UIF signals are shown as pulses that occur when the counter reaches 0xFFFF and rolls over to 0x0000.

MS31078V2

Timing diagram for internal clock divided by 1. It shows the relationship between CK_PSC, CNT_EN, Timerclock (CK_CNT), Counter register values (31 to 07), Counter overflow, Update event (UEV), and Update interrupt flag (UIF).

Figure 527. Counter timing diagram, internal clock divided by 2

Timing diagram for internal clock divided by 2. It shows the relationship between CK_PSC, CNT_EN, Timerclock (CK_CNT), Counter register values (0034 to 0003), Counter overflow, Update event (UEV), and Update interrupt flag (UIF).

This timing diagram illustrates the operation of a timer when the internal clock is divided by 2. The signals shown are:

Vertical dashed lines indicate the timing relationships between the signals. The counter register values are shown in a sequence of 16-bit words. The overflow, UEV, and UIF signals are shown as pulses that occur when the counter reaches 0xFFFF and rolls over to 0x0000.

MS31079V2

Timing diagram for internal clock divided by 2. It shows the relationship between CK_PSC, CNT_EN, Timerclock (CK_CNT), Counter register values (0034 to 0003), Counter overflow, Update event (UEV), and Update interrupt flag (UIF).

Figure 528. Counter timing diagram, internal clock divided by 4

Timing diagram for internal clock divided by 4. It shows CK_PSC, CNT_EN, Timerclock = CK_CNT, Counter register values (0035, 0036, 0000, 0001), Counter overflow, Update event (UEV), and Update interrupt flag (UIF) over time.

This timing diagram illustrates the operation of a timer when the internal clock is divided by 4. The top signal, CK_PSC, is a periodic square wave. Below it, CNT_EN is shown as a high-level signal. The Timerclock = CK_CNT signal is a square wave with a frequency one-fourth that of CK_PSC. The Counter register is shown with four values: 0035, 0036, 0000, and 0001. The counter increments from 0035 to 0036 on the first rising edge of the timer clock after CNT_EN goes high. On the next rising edge, it overflows to 0000, generating a Counter overflow pulse. Simultaneously, an Update event (UEV) is generated, which sets the Update interrupt flag (UIF). The counter then increments to 0001 on the subsequent rising edge. Vertical dashed lines indicate the timing relationships between the clock edges and the counter updates. The diagram is labeled MS31080V2 in the bottom right corner.

Timing diagram for internal clock divided by 4. It shows CK_PSC, CNT_EN, Timerclock = CK_CNT, Counter register values (0035, 0036, 0000, 0001), Counter overflow, Update event (UEV), and Update interrupt flag (UIF) over time.

Figure 529. Counter timing diagram, internal clock divided by N

Timing diagram for internal clock divided by N. It shows CK_PSC, Timerclock = CK_CNT, Counter register values (1F, 20, 00), Counter overflow, Update event (UEV), and Update interrupt flag (UIF) over time.

This timing diagram illustrates the operation of a timer when the internal clock is divided by an arbitrary value N. The top signal, CK_PSC, is a periodic square wave. The Timerclock = CK_CNT signal is a square wave with a frequency that is N times lower than CK_PSC. The Counter register is shown with values 1F, 20, and 00. The counter increments from 1F to 20 on the first rising edge of the timer clock. On the next rising edge, it overflows to 00, generating a Counter overflow pulse. Simultaneously, an Update event (UEV) is generated, which sets the Update interrupt flag (UIF). Vertical dashed lines indicate the timing relationships between the clock edges and the counter updates. The diagram is labeled MS31081V2 in the bottom right corner.

Timing diagram for internal clock divided by N. It shows CK_PSC, Timerclock = CK_CNT, Counter register values (1F, 20, 00), Counter overflow, Update event (UEV), and Update interrupt flag (UIF) over time.

Figure 530. Counter timing diagram, update event when ARPE=0 (TIMx_ARR not preloaded)

Timing diagram for ARPE=0 showing counter overflow and update event at the end of the count sequence (00-07).

This timing diagram illustrates the counter's operation when ARPE=0. The top signal, CK_PSC, is a periodic clock. Below it, CEN (Counter Enable) is shown as a high-level signal. The Timerclock = CK_CNT is derived from CK_PSC. The Counter register shows a sequence of values: 31, 32, 33, 34, 35, 36, 00, 01, 02, 03, 04, 05, 06, 07. A Counter overflow pulse occurs when the counter reaches 36. The Update event (UEV) and Update interrupt flag (UIF) are generated at the transition from 07 back to 32. The Auto-reload preload register is initially set to FF. An arrow indicates a write to TIMx_ARR, after which the register value becomes 36. The diagram is labeled MS31082V2.

Timing diagram for ARPE=0 showing counter overflow and update event at the end of the count sequence (00-07).

Figure 531. Counter timing diagram, update event when ARPE=1 (TIMx_ARR preloaded)

Timing diagram for ARPE=1 showing counter overflow and update event at the end of the count sequence (00-07), with preloading of the auto-reload register.

This timing diagram illustrates the counter's operation when ARPE=1. The signals CK_PSC, CEN, and Timerclock = CK_CNT are similar to Figure 530. The Counter register shows values F0, F1, F2, F3, F4, F5, 00, 01, 02, 03, 04, 05, 06, 07. A Counter overflow pulse occurs at the transition from F5 to 00. The Update event (UEV) and Update interrupt flag (UIF) are generated at the transition from 07 back to F1. The Auto-reload preload register is initially set to F5. An arrow indicates a write to TIMx_ARR, after which the register value becomes 36. The Auto-reload shadow register is initially set to F5 and is updated to 36 at the transition from F5 to 00. The diagram is labeled MS31083V2.

Timing diagram for ARPE=1 showing counter overflow and update event at the end of the count sequence (00-07), with preloading of the auto-reload register.

43.4.3 Repetition counter

Section 43.4.1: Time-base unit describes how the update event (UEV) is generated with respect to the counter overflows. It is actually generated only when the repetition counter has reached zero. This can be useful when generating PWM signals.

This means that data are transferred from the preload registers to the shadow registers (TIMx_ARR auto-reload register, TIMx_PSC prescaler register, but also TIMx_CCRx capture/compare registers in compare mode) every N counter overflows, where N is the value in the TIMx_RCR repetition counter register.

The repetition counter is decremented at each counter overflow.

The repetition counter is an auto-reload type; the repetition rate is maintained as defined by the TIMx_RCR register value (refer to Figure 532 ). When the update event is generated by software (by setting the UG bit in TIMx_EGR register) or by hardware through the slave mode controller, it occurs immediately whatever the value of the repetition counter is and the repetition counter is reloaded with the content of the TIMx_RCR register.

Figure 532. Update rate examples depending on mode and TIMx_RCR register settings

Timing diagram showing update rate examples for Edge-aligned mode Upcounting. The diagram shows five rows of counter waveforms (sawtooth) and Update Events (UEV) indicated by lightning bolt symbols. The first row shows TIMx_RCR = 0 with 10 UEVs. The second row shows TIMx_RCR = 1 with 5 UEVs. The third row shows TIMx_RCR = 2 with 3 UEVs. The fourth row shows TIMx_RCR = 3 with 2 UEVs. The fifth row shows TIMx_RCR = 3 and re-synchronization UEV (by SW) with 3 UEVs. The legend indicates that UEV means Update Event: preload registers transferred to active registers and update interrupt generated.

Edge-aligned mode
Upcounting

Counter TIMx_CNT

TIMx_RCR = 0 UEV

TIMx_RCR = 1 UEV

TIMx_RCR = 2 UEV

TIMx_RCR = 3 UEV

TIMx_RCR = 3 and re-synchronization UEV (by SW)

UEV ⚡ Update Event: preload registers transferred to active registers and update interrupt generated.

MS31084V2

Timing diagram showing update rate examples for Edge-aligned mode Upcounting. The diagram shows five rows of counter waveforms (sawtooth) and Update Events (UEV) indicated by lightning bolt symbols. The first row shows TIMx_RCR = 0 with 10 UEVs. The second row shows TIMx_RCR = 1 with 5 UEVs. The third row shows TIMx_RCR = 2 with 3 UEVs. The fourth row shows TIMx_RCR = 3 with 2 UEVs. The fifth row shows TIMx_RCR = 3 and re-synchronization UEV (by SW) with 3 UEVs. The legend indicates that UEV means Update Event: preload registers transferred to active registers and update interrupt generated.

43.4.4 Clock selection

The counter clock can be provided by the following clock sources:

Internal clock source (CK_INT)

If the slave mode controller is disabled (SMS=000), then the CEN (in the TIMx_CR1 register) and UG bits (in the TIMx_EGR register) are actual control bits and can be changed

only by software (except UG which remains cleared automatically). As soon as the CEN bit is written to 1, the prescaler is clocked by the internal clock CK_INT.

Figure 533 shows the behavior of the control circuit and the upcounter in normal mode, without prescaler.

Figure 533. Control circuit in normal mode, internal clock divided by 1

Timing diagram for Figure 533 showing Internal clock, CEN=CNT_EN, UG, Counter initialization (internal), Counter clock = CK_CNT = CK_PSC, and Counter register values (31 to 07).

This timing diagram illustrates the control circuit and upcounter behavior in normal mode with an internal clock divided by 1. The signals shown are:

Vertical dashed lines indicate the timing relationships between the signals. The diagram is labeled MSv31085V3.

Timing diagram for Figure 533 showing Internal clock, CEN=CNT_EN, UG, Counter initialization (internal), Counter clock = CK_CNT = CK_PSC, and Counter register values (31 to 07).

External clock source mode 1

This mode is selected when SMS=111 in the TIMx_SMCR register. The counter can count at each rising or falling edge on a selected input.

Figure 534. TI2 external clock connection example

Block diagram for Figure 534 showing the TI2 external clock connection path, including TIMx_SMCR, Filter, Edge detector, and multiplexers for TRGI and CK_PSC.

This block diagram shows the connection of the TI2 input to the external clock source mode. The signal path is as follows:

The diagram is labeled MSv40935V1.

Block diagram for Figure 534 showing the TI2 external clock connection path, including TIMx_SMCR, Filter, Edge detector, and multiplexers for TRGI and CK_PSC.

For example, to configure the upcounter to count in response to a rising edge on the TI2 input, use the following procedure:

  1. 1. Select the proper TI2[x] source (internal or external) with the TI2SEL[3:0] bits in the TIMx_TISEL register.
  2. 2. Configure channel 2 to detect rising edges on the TI2 input by writing CC2S = '01' in the TIMx_CCMR1 register.
  3. 3. Configure the input filter duration by writing the IC2F[3:0] bits in the TIMx_CCMR1 register (if no filter is needed, keep IC2F=0000).
  4. 4. Select rising edge polarity by writing CC2P=0 in the TIMx_CCER register.
  5. 5. Configure the timer in external clock mode 1 by writing SMS=111 in the TIMx_SMCR register.
  6. 6. Select TI2 as the trigger input source by writing TS=00110 in the TIMx_SMCR register.
  7. 7. Enable the counter by writing CEN=1 in the TIMx_CR1 register.

Note: The capture prescaler is not used for triggering, so it does not need to be configured.

When a rising edge occurs on TI2, the counter counts once and the TIF flag is set.

The delay between the rising edge on TI2 and the actual clock of the counter is due to the resynchronization circuit on TI2 input.

Figure 535. Control circuit in external clock mode 1

Timing diagram for Figure 535 showing the relationship between TI2 input, Counter Enable (CNT_EN), Counter clock, Counter register values, and TIF flag.

The diagram illustrates the timing for external clock mode 1. It shows five horizontal signal lines over time, separated by vertical dashed lines representing clock edges.

MS31087V2

Timing diagram for Figure 535 showing the relationship between TI2 input, Counter Enable (CNT_EN), Counter clock, Counter register values, and TIF flag.

43.4.5 Capture/compare channels

Each Capture/Compare channel is built around a capture/compare register (including a shadow register), a input stage for capture (with digital filter, multiplexing and prescaler) and an output stage (with comparator and output control).

Figure 536 to Figure 539 give an overview of one Capture/Compare channel.

The input stage samples the corresponding TIx input to generate a filtered signal TIxF. Then, an edge detector with polarity selection generates a signal (TIxFPx) which can be used as trigger input by the slave mode controller or as the capture command. It is prescaled before the capture register (ICxPS).

Figure 536. Capture/compare channel (example: channel 1 input stage)

Figure 536: Capture/compare channel (example: channel 1 input stage). This logic diagram shows the signal path for an input capture channel. It starts with inputs TI1[0] and TI1[1..15] entering a multiplexer. The selected signal passes through a 'Filter downcounter' (controlled by ICF[3:0] in TIMx_CCMR1) and an 'Edge detector'. The edge detector outputs TI1F_Rising and TI1F_Falling. These signals, along with TI1F_ED (which goes to the slave mode controller), are processed. A multiplexer selects between TI1F_Rising and TI1F_Falling based on CC1P (TIMx_CCER) to produce TI1FP1. Another multiplexer selects between TI1FP1, TI2FP1, and TRC (from slave mode controller) based on CC1S[1:0] (TIMx_CCMR1) to produce IC1. IC1 then goes through a 'Divider' (/1, /2, /4, /8) controlled by ICPS[1:0] (TIMx_CCMR1) and CC1E (TIMx_CCER) to produce the final IC1PS signal. There is also logic for TI2F_Rising and TI2F_Falling from channel 2.
Figure 536: Capture/compare channel (example: channel 1 input stage). This logic diagram shows the signal path for an input capture channel. It starts with inputs TI1[0] and TI1[1..15] entering a multiplexer. The selected signal passes through a 'Filter downcounter' (controlled by ICF[3:0] in TIMx_CCMR1) and an 'Edge detector'. The edge detector outputs TI1F_Rising and TI1F_Falling. These signals, along with TI1F_ED (which goes to the slave mode controller), are processed. A multiplexer selects between TI1F_Rising and TI1F_Falling based on CC1P (TIMx_CCER) to produce TI1FP1. Another multiplexer selects between TI1FP1, TI2FP1, and TRC (from slave mode controller) based on CC1S[1:0] (TIMx_CCMR1) to produce IC1. IC1 then goes through a 'Divider' (/1, /2, /4, /8) controlled by ICPS[1:0] (TIMx_CCMR1) and CC1E (TIMx_CCER) to produce the final IC1PS signal. There is also logic for TI2F_Rising and TI2F_Falling from channel 2.

The output stage generates an intermediate waveform which is then used for reference: OCxRef (active high). The polarity acts at the end of the chain.

Figure 537. Capture/compare channel 1 main circuit

Figure 537: Capture/compare channel 1 main circuit. This block diagram shows the interaction between the APB Bus, MCU-peripheral interface, and the capture/compare registers. A 16/32-bit bus connects the interface to the 'Capture/compare preload register'. In 'Input mode', signals like IC1PS, CC1E, CC1G (TIMx_EGR), and CC1S[1:0] control the 'Capture' into the preload register. In 'Output mode', CC1S[1:0], OC1PE (TIMx_CCMR1), and UEV (from time base unit) control the 'Compare transfer' from the preload register to the 'compare shadow register'. A 'Counter' is compared against the shadow register by a 'Comparator', which outputs signals like CNT>CCR1 and CNT=CCR1.
Figure 537: Capture/compare channel 1 main circuit. This block diagram shows the interaction between the APB Bus, MCU-peripheral interface, and the capture/compare registers. A 16/32-bit bus connects the interface to the 'Capture/compare preload register'. In 'Input mode', signals like IC1PS, CC1E, CC1G (TIMx_EGR), and CC1S[1:0] control the 'Capture' into the preload register. In 'Output mode', CC1S[1:0], OC1PE (TIMx_CCMR1), and UEV (from time base unit) control the 'Compare transfer' from the preload register to the 'compare shadow register'. A 'Counter' is compared against the shadow register by a 'Comparator', which outputs signals like CNT>CCR1 and CNT=CCR1.

Figure 538. Output stage of capture/compare channel (channel 1)

Figure 538: Output stage of capture/compare channel (channel 1). This block diagram shows the internal logic for generating the OC1 and OC1N output signals. It starts with a 'Output mode controller' that takes inputs CNT>CCR1, CNT=CCR1, and OC2REF. It outputs OC1REF and OC1REFC. OC1REFC is sent to a 'Dead-time generator' which also takes DTG[7:0] from TIMx_BDTR. The dead-time generator outputs OC1_DT and OC1N_DT. These signals pass through multiplexers (selecting between '0', '1', or the dead-time signal) and then through inverters. The outputs of the inverters are connected to 'Output enable circuit' blocks. These circuits take inputs from CC1NE, CC1E (from TIMx_CCER), CC1NP, MOE, OSSI, OSSR (from TIMx_BDTR), and OIS1, OIS1N (from TIMx_CR2). The final outputs are OC1 and OC1N. Other control signals include OC1M[3:0] from TIMx_CCMR1 and TIM1_CCER.
Figure 538: Output stage of capture/compare channel (channel 1). This block diagram shows the internal logic for generating the OC1 and OC1N output signals. It starts with a 'Output mode controller' that takes inputs CNT>CCR1, CNT=CCR1, and OC2REF. It outputs OC1REF and OC1REFC. OC1REFC is sent to a 'Dead-time generator' which also takes DTG[7:0] from TIMx_BDTR. The dead-time generator outputs OC1_DT and OC1N_DT. These signals pass through multiplexers (selecting between '0', '1', or the dead-time signal) and then through inverters. The outputs of the inverters are connected to 'Output enable circuit' blocks. These circuits take inputs from CC1NE, CC1E (from TIMx_CCER), CC1NP, MOE, OSSI, OSSR (from TIMx_BDTR), and OIS1, OIS1N (from TIMx_CR2). The final outputs are OC1 and OC1N. Other control signals include OC1M[3:0] from TIMx_CCMR1 and TIM1_CCER.

Figure 539. Output stage of capture/compare channel (channel 2 for TIM15)

Figure 539: Output stage of capture/compare channel (channel 2 for TIM15). This block diagram shows the internal logic for generating the OC2 output signal. It starts with a 'Output mode controller' that takes inputs CNT>CCR2, CNT=CCR2, and OC1REF. It outputs OC2REF and OC2REFC. OC2REFC is sent to a multiplexer that also selects between '0' and '1'. The output of this multiplexer passes through an inverter and then to an 'Output enable circuit'. This circuit takes inputs from CC2E (from TIMx_CCER) and OIS2 (from TIMx_CR2). The final output is OC2. Other control signals include OC2M[3:0] from TIMx_CCMR1.
Figure 539: Output stage of capture/compare channel (channel 2 for TIM15). This block diagram shows the internal logic for generating the OC2 output signal. It starts with a 'Output mode controller' that takes inputs CNT>CCR2, CNT=CCR2, and OC1REF. It outputs OC2REF and OC2REFC. OC2REFC is sent to a multiplexer that also selects between '0' and '1'. The output of this multiplexer passes through an inverter and then to an 'Output enable circuit'. This circuit takes inputs from CC2E (from TIMx_CCER) and OIS2 (from TIMx_CR2). The final output is OC2. Other control signals include OC2M[3:0] from TIMx_CCMR1.

The capture/compare block is made of one preload register and one shadow register. Write and read always access the preload register.

In capture mode, captures are actually done in the shadow register, which is copied into the preload register.

In compare mode, the content of the preload register is copied into the shadow register which is compared to the counter.

43.4.6 Input capture mode

In Input capture mode, the Capture/Compare registers (TIMx_CCRx) are used to latch the value of the counter after a transition detected by the corresponding ICx signal. When a capture occurs, the corresponding CCxIF flag (TIMx_SR register) is set and an interrupt or a DMA request can be sent if they are enabled. If a capture occurs while the CCxIF flag was

already high, then the over-capture flag CCxOF (TIMx_SR register) is set. CCxIF can be cleared by software by writing it to '0' or by reading the captured data stored in the TIMx_CCRx register. CCxOF is cleared when it is written with 0.

The following example shows how to capture the counter value in TIMx_CCR1 when TI1 input rises. To do this, use the following procedure:

  1. 1. Select the proper TI1x source (internal or external) with the TI1SEL[3:0] bits in the TIMx_TISEL register.
  2. 2. Select the active input: TIMx_CCR1 must be linked to the TI1 input, so write the CC1S bits to 01 in the TIMx_CCMR1 register. As soon as CC1S becomes different from 00, the channel is configured in input and the TIMx_CCR1 register becomes read-only.
  3. 3. Program the appropriate input filter duration in relation with the signal connected to the timer (when the input is one of the TIx (ICxF bits in the TIMx_CCMRx register). Let's imagine that, when toggling, the input signal is not stable during at least 5 internal clock cycles. We must program a filter duration longer than these 5 clock cycles. We can validate a transition on TI1 when 8 consecutive samples with the new level have been detected (sampled at \( f_{DTS} \) frequency). Then write IC1F bits to 0011 in the TIMx_CCMR1 register.
  4. 4. Select the edge of the active transition on the TI1 channel by writing CC1P bit to 0 in the TIMx_CCER register (rising edge in this case).
  5. 5. Program the input prescaler. In our example, we wish the capture to be performed at each valid transition, so the prescaler is disabled (write IC1PS bits to '00' in the TIMx_CCMR1 register).
  6. 6. Enable capture from the counter into the capture register by setting the CC1E bit in the TIMx_CCER register.
  7. 7. If needed, enable the related interrupt request by setting the CC1IE bit in the TIMx_DIER register, and/or the DMA request by setting the CC1DE bit in the TIMx_DIER register.

When an input capture occurs:

In order to handle the overcapture, it is recommended to read the data before the overcapture flag. This is to avoid missing an overcapture which could happen after reading the flag and before reading the data.

Note: IC interrupt and/or DMA requests can be generated by software by setting the corresponding CCxG bit in the TIMx_EGR register.

43.4.7 PWM input mode (only for TIM15)

This mode is a particular case of input capture mode. The procedure is the same except:

For example, one can measure the period (in TIMx_CCR1 register) and the duty cycle (in TIMx_CCR2 register) of the PWM applied on TI1 using the following procedure (depending on CK_INT frequency and prescaler value):

  1. 1. Select the proper TI1[x] source (internal or external) with the TI1SEL[3:0] bits in the TIMx_TISEL register.
  2. 2. Select the active input for TIMx_CCR1: write the CC1S bits to 01 in the TIMx_CCMR1 register (TI1 selected).
  3. 3. Select the active polarity for TI1FP1 (used both for capture in TIMx_CCR1 and counter clear): write the CC1P and CC1NP bits to '0' (active on rising edge).
  4. 4. Select the active input for TIMx_CCR2: write the CC2S bits to 10 in the TIMx_CCMR1 register (TI1 selected).
  5. 5. Select the active polarity for TI1FP2 (used for capture in TIMx_CCR2): write the CC2P and CC2NP bits to '10' (active on falling edge).
  6. 6. Select the valid trigger input: write the TS bits to 00101 in the TIMx_SMCR register (TI1FP1 selected).
  7. 7. Configure the slave mode controller in reset mode: write the SMS bits to 100 in the TIMx_SMCR register.
  8. 8. Enable the captures: write the CC1E and CC2E bits to '1' in the TIMx_CCER register.

Figure 540. PWM input mode timing

Timing diagram for PWM input mode. It shows four horizontal lines: TI1 (PWM signal), TIMx_CNT (counter values: 0004, 0000, 0001, 0002, 0003, 0004, 0000), TIMx_CCR1 (capture value: 0004), and TIMx_CCR2 (capture value: 0002). Arrows indicate capture events: IC1 capture at a rising edge (resetting the counter), IC2 capture at a falling edge (recording pulse width), and a subsequent IC1 capture at a rising edge (recording period).
Timing diagram for PWM input mode. It shows four horizontal lines: TI1 (PWM signal), TIMx_CNT (counter values: 0004, 0000, 0001, 0002, 0003, 0004, 0000), TIMx_CCR1 (capture value: 0004), and TIMx_CCR2 (capture value: 0002). Arrows indicate capture events: IC1 capture at a rising edge (resetting the counter), IC2 capture at a falling edge (recording pulse width), and a subsequent IC1 capture at a rising edge (recording period).
  1. 1. The PWM input mode can be used only with the TIMx_CH1/TIMx_CH2 signals due to the fact that only TI1FP1 and TI2FP2 are connected to the slave mode controller.

43.4.8 Forced output mode

In output mode (CCxS bits = 00 in the TIMx_CCMRx register), each output compare signal (OCxREF and then OCx/OCxN) can be forced to active or inactive level directly by software, independently of any comparison between the output compare register and the counter.

To force an output compare signal (OCXREF/OCx) to its active level, one just needs to write 101 in the OCxM bits in the corresponding TIMx_CCMRx register. Thus OCXREF is forced high (OCxREF is always active high) and OCx get opposite value to CCxP polarity bit.

For example: CCxP=0 (OCx active high) => OCx is forced to high level.

The OCxREF signal can be forced low by writing the OCxM bits to 100 in the TIMx_CCMRx register.

Anyway, the comparison between the TIMx_CCRx shadow register and the counter is still performed and allows the flag to be set. Interrupt and DMA requests can be sent accordingly. This is described in the output compare mode section below.

43.4.9 Output compare mode

This function is used to control an output waveform or indicating when a period of time has elapsed.

When a match is found between the capture/compare register and the counter, the output compare function:

The TIMx_CCRx registers can be programmed with or without preload registers using the OCxPE bit in the TIMx_CCMRx register.

In output compare mode, the update event UEV has no effect on OCxREF and OCx output. The timing resolution is one count of the counter. Output compare mode can also be used to output a single pulse (in One-pulse mode).

Procedure

  1. 1. Select the counter clock (internal, external, prescaler).
  2. 2. Write the desired data in the TIMx_ARR and TIMx_CCRx registers.
  3. 3. Set the CCxIE bit if an interrupt request is to be generated.
  4. 4. Select the output mode. For example:
    • – Write OCxM = 011 to toggle OCx output pin when CNT matches CCRx
    • – Write OCxPE = 0 to disable preload register
    • – Write CCxP = 0 to select active high polarity
    • – Write CCxE = 1 to enable the output
  5. 5. Enable the counter by setting the CEN bit in the TIMx_CR1 register.

The TIMx_CCRx register can be updated at any time by software to control the output waveform, provided that the preload register is not enabled (OCxPE='0', else TIMx_CCRx shadow register is updated only at the next update event UEV). An example is given in Figure 541 .

Figure 541. Output compare mode, toggle on OC1

Timing diagram for Output compare mode, toggle on OC1. The diagram shows three horizontal timelines: TIM1_CNT, TIM1_CCR1, and OC1REF= OC1. TIM1_CNT has values 0039, 003A, 003B, followed by a gap, then B200, and B201. TIM1_CCR1 has values 003A and B201. An arrow points from the text 'Write B201h in the CC1R register' to the B201 value in TIM1_CCR1. OC1REF= OC1 is a signal that is initially high, then goes low at the match point (003A), and then goes high again at the next match point (B201). Two arrows point from the low-to-high transition of OC1REF to the text 'Match detected on CCR1 Interrupt generated if enabled'. The diagram is labeled MS31092V1 in the bottom right corner.
Timing diagram for Output compare mode, toggle on OC1. The diagram shows three horizontal timelines: TIM1_CNT, TIM1_CCR1, and OC1REF= OC1. TIM1_CNT has values 0039, 003A, 003B, followed by a gap, then B200, and B201. TIM1_CCR1 has values 003A and B201. An arrow points from the text 'Write B201h in the CC1R register' to the B201 value in TIM1_CCR1. OC1REF= OC1 is a signal that is initially high, then goes low at the match point (003A), and then goes high again at the next match point (B201). Two arrows point from the low-to-high transition of OC1REF to the text 'Match detected on CCR1 Interrupt generated if enabled'. The diagram is labeled MS31092V1 in the bottom right corner.

43.4.10 PWM mode

Pulse Width Modulation mode allows a signal to be generated with a frequency determined by the value of the TIMx_ARR register and a duty cycle determined by the value of the TIMx_CCRx register.

The PWM mode can be selected independently on each channel (one PWM per OCx output) by writing '110' (PWM mode 1) or '111' (PWM mode 2) in the OCxM bits in the TIMx_CCMRx register. The corresponding preload register must be enabled by setting the OCxPE bit in the TIMx_CCMRx register, and eventually the auto-reload preload register (in upcounting or center-aligned modes) by setting the ARPE bit in the TIMx_CR1 register.

As the preload registers are transferred to the shadow registers only when an update event occurs, before starting the counter, all registers must be initialized by setting the UG bit in the TIMx_EGR register.

OCx polarity is software programmable using the CCxP bit in the TIMx_CCER register. It can be programmed as active high or active low. OCx output is enabled by a combination of the CCxE, CCxNE, MOE, OSSI and OSSR bits (TIMx_CCER and TIMx_BDTR registers). Refer to the TIMx_CCER register description for more details.

In PWM mode (1 or 2), TIMx_CNT and TIMx_CCRx are always compared to determine whether \( TIMx\_CCRx \leq TIMx\_CNT \) or \( TIMx\_CNT \leq TIMx\_CCRx \) (depending on the direction of the counter).

The TIM15/TIM16/TIM17 are capable of upcounting only. Refer to Upcounting mode on page 1917 .

In the following example, we consider PWM mode 1. The reference PWM signal OCxREF is high as long as \( TIMx\_CNT < TIMx\_CCRx \) else it becomes low. If the compare value in TIMx_CCRx is greater than the auto-reload value (in TIMx_ARR) then OCxREF is held at

'1'. If the compare value is 0 then OCxRef is held at '0'. Figure 542 shows some edge-aligned PWM waveforms in an example where TIMx_ARR=8.

Figure 542. Edge-aligned PWM waveforms (ARR=8)

Timing diagram showing edge-aligned PWM waveforms for different compare register (CCR) values. The diagram includes a counter register sequence from 0 to 8, then back to 0. For CCRx=4, the OCxREF signal is high from counter 0 to 4 and low from 4 to 8. For CCRx=8, the OCxREF signal is high from 0 to 8 and low from 8 to 0. For CCRx > 8, the OCxREF signal is held high ('1'). For CCRx=0, the OCxREF signal is held low ('0'). CCxIF flags are shown as pulses at the compare points.

The figure illustrates the relationship between the counter register values and the resulting PWM signals for different compare register (CCR) settings. The counter register sequence is 0, 1, 2, 3, 4, 5, 6, 7, 8, 0, 1. Vertical dashed lines indicate the counter values. The OCxREF signal for CCRx=4 is high from counter 0 to 4 and low from 4 to 8. The OCxREF signal for CCRx=8 is high from 0 to 8 and low from 8 to 0. The OCxREF signal for CCRx > 8 is held high ('1'). The OCxREF signal for CCRx=0 is held low ('0'). CCxIF flags are shown as pulses at the compare points.

Timing diagram showing edge-aligned PWM waveforms for different compare register (CCR) values. The diagram includes a counter register sequence from 0 to 8, then back to 0. For CCRx=4, the OCxREF signal is high from counter 0 to 4 and low from 4 to 8. For CCRx=8, the OCxREF signal is high from 0 to 8 and low from 8 to 0. For CCRx > 8, the OCxREF signal is held high ('1'). For CCRx=0, the OCxREF signal is held low ('0'). CCxIF flags are shown as pulses at the compare points.

MS31093V1

43.4.11 Combined PWM mode (TIM15 only)

Combined PWM mode allows two edge or center-aligned PWM signals to be generated with programmable delay and phase shift between respective pulses. While the frequency is determined by the value of the TIMx_ARR register, the duty cycle and delay are determined by the two TIMx_CCRx registers. The resulting signals, OCxREFC, are made of an OR or AND logical combination of two reference PWMs:

Combined PWM mode can be selected independently on two channels (one OCx output per pair of CCR registers) by writing '1100' (Combined PWM mode 1) or '1101' (Combined PWM mode 2) in the OCxM bits in the TIMx_CCMRx register.

When a given channel is used as a combined PWM channel, its complementary channel must be configured in the opposite PWM mode (for instance, one in Combined PWM mode 1 and the other in Combined PWM mode 2).

Note: The OCxM[3:0] bit field is split into two parts for compatibility reasons, the most significant bit is not contiguous with the 3 least significant ones.

Figure 543 represents an example of signals that can be generated using Asymmetric PWM mode, obtained with the following configuration:

Figure 543. Combined PWM mode on channel 1 and 2

Timing diagram showing combined PWM mode on channel 1 and 2. The diagram displays several signal traces over time: OC2' and OC1' (complementary outputs), OC2 and OC1 (main outputs), OC1REF, OC2REF, OC1REF', OC2REF', OC1REFC, and OC1REFC'. The main outputs OC1 and OC2 show PWM signals with varying duty cycles. The reference signals OC1REF and OC2REF are derived from the main outputs. The combined reference signals OC1REFC and OC1REFC' are shown at the bottom. A legend indicates: OC1REFC = OC1REF AND OC2REF and OC1REFC' = OC1REF' OR OC2REF'.

OC1REFC = OC1REF AND OC2REF
OC1REFC' = OC1REF' OR OC2REF'

MS31094V1

Timing diagram showing combined PWM mode on channel 1 and 2. The diagram displays several signal traces over time: OC2' and OC1' (complementary outputs), OC2 and OC1 (main outputs), OC1REF, OC2REF, OC1REF', OC2REF', OC1REFC, and OC1REFC'. The main outputs OC1 and OC2 show PWM signals with varying duty cycles. The reference signals OC1REF and OC2REF are derived from the main outputs. The combined reference signals OC1REFC and OC1REFC' are shown at the bottom. A legend indicates: OC1REFC = OC1REF AND OC2REF and OC1REFC' = OC1REF' OR OC2REF'.

43.4.12 Complementary outputs and dead-time insertion

The TIM15/TIM16/TIM17 general-purpose timers can output one complementary signal and manage the switching-off and switching-on of the outputs.

This time is generally known as dead-time and it has to be adjusted depending on the devices that are connected to the outputs and their characteristics (intrinsic delays of level-shifters, delays due to power switches...)

The polarity of the outputs (main output OCx or complementary OCxN) can be selected independently for each output. This is done by writing to the CCxP and CCxNP bits in the TIMx_CCER register.

The complementary signals OCx and OCxN are activated by a combination of several control bits: the CCxE and CCxNE bits in the TIMx_CCER register and the MOE, OISx, OISxN, OSSI and OSSR bits in the TIMx_BDTR and TIMx_CR2 registers. Refer to Table 369: Output control bits for complementary OCx and OCxN channels with break feature (TIM16/17) on page 1984 for more details. In particular, the dead-time is activated when switching to the idle state (MOE falling down to 0).

Dead-time insertion is enabled by setting both CCxE and CCxNE bits, and the MOE bit if the break circuit is present. There is one 10-bit dead-time generator for each channel. From a

reference waveform OCxREF, it generates 2 outputs OCx and OCxN. If OCx and OCxN are active high:

If the delay is greater than the width of the active output (OCx or OCxN) then the corresponding pulse is not generated.

The following figures show the relationships between the output signals of the dead-time generator and the reference signal OCxREF. (we suppose CCxP=0, CCxNP=0, MOE=1, CCxE=1 and CCxNE=1 in these examples)

Figure 544. Complementary output with dead-time insertion.

Timing diagram for complementary output with dead-time insertion.

Timing diagram showing three waveforms: OCxREF, OCx, and OCxN. OCxREF is a square wave. OCx is the inverted OCxREF signal with a delay at the rising edge. OCxN is the inverted OCxREF signal with a delay at the falling edge. The delay is indicated by double-headed arrows between the reference edges and the output edges. The diagram is labeled MS31095V1.

Timing diagram for complementary output with dead-time insertion.

Figure 545. Dead-time waveforms with delay greater than the negative pulse.

Timing diagram for dead-time waveforms with delay greater than the negative pulse.

Timing diagram showing three waveforms: OCxREF, OCx, and OCxN. OCxREF is a square wave. OCx is the inverted OCxREF signal with a delay at the rising edge. OCxN is the inverted OCxREF signal with a delay at the falling edge. The delay is indicated by a double-headed arrow between the reference edges and the output edges. The diagram is labeled MS31096V1.

Timing diagram for dead-time waveforms with delay greater than the negative pulse.

Figure 546. Dead-time waveforms with delay greater than the positive pulse.

Timing diagram showing three waveforms: OCxREF, OCx, and OCxN. OCxREF is a rectangular pulse. OCx is a pulse that is high when OCxREF is high. OCxN is a pulse that is low when OCxREF is high. A horizontal double-headed arrow labeled 'delay' indicates the time interval between the falling edge of OCxREF and the falling edge of OCxN. The diagram is labeled MS31097V1 in the bottom right corner.
Timing diagram showing three waveforms: OCxREF, OCx, and OCxN. OCxREF is a rectangular pulse. OCx is a pulse that is high when OCxREF is high. OCxN is a pulse that is low when OCxREF is high. A horizontal double-headed arrow labeled 'delay' indicates the time interval between the falling edge of OCxREF and the falling edge of OCxN. The diagram is labeled MS31097V1 in the bottom right corner.

The dead-time delay is the same for each of the channels and is programmable with the DTG bits in the TIMx_BDTR register. Refer to Section 43.6.14: TIMx break and dead-time register (TIMx_BDTR)(x = 16 to 17) on page 1987 for delay calculation.

Re-directing OCxREF to OCx or OCxN

In output mode (forced, output compare or PWM), OCxREF can be re-directed to the OCx output or to OCxN output by configuring the CCxE and CCxNE bits in the TIMx_CCER register.

This allows a specific waveform to be sent (such as PWM or static active level) on one output while the complementary remains at its inactive level. Other alternative possibilities are to have both outputs at inactive level or both outputs active and complementary with dead-time.

Note: When only OCxN is enabled (CCxE=0, CCxNE=1), it is not complemented and becomes active as soon as OCxREF is high. For example, if CCxNP=0 then OCxN=OCxRef. On the other hand, when both OCx and OCxN are enabled (CCxE=CCxNE=1) OCx becomes active when OCxREF is high whereas OCxN is complemented and becomes active when OCxREF is low.

43.4.13 Using the break function

The purpose of the break function is to protect power switches driven by PWM signals generated with the TIM15/TIM16/TIM17 timers. The break input is usually connected to fault outputs of power stages and 3-phase inverters. When activated, the break circuitry shuts down the PWM outputs and forces them to a predefined safe state.

The break channel gathers both system-level fault (clock failure, parity error,...) and application fault (from input pins and built-in comparator), and can force the outputs to a predefined level (either active or inactive) after a deadtime duration.

The output enable signal and output levels during break are depending on several control bits:

When exiting from reset, the break circuit is disabled and the MOE bit is low. The break function is enabled by setting the BKE bit in the TIMx_BDTR register. The break input polarity can be selected by configuring the BKP bit in the same register. BKE and BKP can be modified at the same time. When the BKE and BKP bits are written, a delay of 1 APB clock cycle is applied before the writing is effective. Consequently, it is necessary to wait 1 APB clock period to correctly read back the bit after the write operation.

Because MOE falling edge can be asynchronous, a resynchronization circuit has been inserted between the actual signal (acting on the outputs) and the synchronous control bit (accessed in the TIMx_BDTR register). It results in some delays between the asynchronous and the synchronous signals. In particular, if MOE is set to 1 whereas it was low, a delay must be inserted (dummy instruction) before reading it correctly. This is because the write acts on the asynchronous signal whereas the read reflects the synchronous signal.

A programmable filter (BKF[3:0] bits in the TIMx_BDTR register allows to filter out spurious events.

The break can be generated from multiple sources which can be individually enabled and with programmable edge sensitivity, using the TIMx_OR2 register.

The sources for break (BRK) channel are:

Figure 547. Break circuitry overview

Figure 547. Break circuitry overview. This block diagram illustrates the internal logic for generating break requests in a timer. The top section shows 'System break requests' generated by an OR gate combining five inputs: Core Lockup (via a LOCK input), PVD (via a LOCK input), All SRAM and TCM double ECC errors (via a Parity LOCK input), Flash double ECC error (via an ECC LOCK input), and CSS. This system break signal is connected to the SBIF flag. The bottom section shows 'Application break requests' generated by another OR gate. This gate combines inputs from BKINP (through an inverter), COMP1 output (through an inverter), COMP2 output (through an inverter), and DFSDM BREAK output. These signals pass through a series of AND gates (labeled BKINE, BKCMP1E, BKCMP2E, BKDFBKxE) and then through a programmable filter (labeled BKF[3:0]). The filtered signal passes through an inverter (labeled BKP) and then through an OR gate that also takes 'Software break requests: BG' and a 'BKE' input. The final output is the 'BRK request', which is also connected to the BIF flag. The diagram is labeled MSv63018V1 in the bottom right corner.
Figure 547. Break circuitry overview. This block diagram illustrates the internal logic for generating break requests in a timer. The top section shows 'System break requests' generated by an OR gate combining five inputs: Core Lockup (via a LOCK input), PVD (via a LOCK input), All SRAM and TCM double ECC errors (via a Parity LOCK input), Flash double ECC error (via an ECC LOCK input), and CSS. This system break signal is connected to the SBIF flag. The bottom section shows 'Application break requests' generated by another OR gate. This gate combines inputs from BKINP (through an inverter), COMP1 output (through an inverter), COMP2 output (through an inverter), and DFSDM BREAK output. These signals pass through a series of AND gates (labeled BKINE, BKCMP1E, BKCMP2E, BKDFBKxE) and then through a programmable filter (labeled BKF[3:0]). The filtered signal passes through an inverter (labeled BKP) and then through an OR gate that also takes 'Software break requests: BG' and a 'BKE' input. The final output is the 'BRK request', which is also connected to the BIF flag. The diagram is labeled MSv63018V1 in the bottom right corner.

Caution: An asynchronous (clockless) operation is only guaranteed when the programmable filter is disabled. If it is enabled, a fail safe clock mode (example, using the internal PLL and/or the CSS) must be used to guarantee that break events are handled.

When a break occurs (selected level on the break input):

active level together. Note that because of the resynchronization on MOE, the dead-time duration is a bit longer than usual (around 2 ck_tim clock cycles).

Note: If the MOE is reset by the CPU while the AOE bit is set, the outputs are in idle state and forced to inactive level or Hi-Z depending on OSSI value.
If both the MOE and AOE bits are reset by the CPU, the outputs are in disabled state and driven with the level programmed in the OISx bit in the TIMx_CR2 register.

Note: The break inputs is acting on level. Thus, the MOE cannot be set while the break input is active (neither automatically nor by software). In the meantime, the status flag BIF cannot be cleared.

The break can be generated by the BRK input which has a programmable polarity and an enable bit BKE in the TIMx_BDTR register.

In addition to the break input and the output management, a write protection has been implemented inside the break circuit to safeguard the application. It allows the configuration of several parameters to be freeze (dead-time duration, OCx/OCxN polarities and state when disabled, OCxM configurations, break enable and polarity). The protection can be selected among 3 levels with the LOCK bits in the TIMx_BDTR register. Refer to Section 43.6.14: TIMx break and dead-time register (TIMx_BDTR)(x = 16 to 17) on page 1987 . The LOCK bits can be written only once after an MCU reset.

The Figure 548 shows an example of behavior of the outputs in response to a break.

Figure 548. Output behavior in response to a break

Timing diagram showing output behavior in response to a break for various OCx and OCxN configurations. The diagram shows the state of OCxREF, OCx, and OCxN pins before and after a BREAK signal (MOE low) is asserted. Delays are indicated for OCxN outputs when they are enabled.

The diagram illustrates the output behavior of various pins in response to a break signal (BREAK (MOE \( \downarrow \) )). The pins shown are OCxREF, OCx, and OCxN. The break signal is indicated by a downward arrow at the top. The diagram is divided into two main sections: one for OCxN outputs and one for OCx outputs, with various sub-configurations.

OCxREF: This pin is shown as a constant high signal throughout the diagram.

OCx (OCxN not implemented, CCxP=0, OISx=1): This pin is shown as a constant high signal throughout the diagram.

OCx (OCxN not implemented, CCxP=0, OISx=0): This pin is shown as a constant low signal throughout the diagram.

OCx (OCxN not implemented, CCxP=1, OISx=1): This pin is shown as a constant high signal throughout the diagram.

OCx (OCxN not implemented, CCxP=1, OISx=0): This pin is shown as a constant low signal throughout the diagram.

OCxN (CCxE=1, CCxP=0, OISx=0, CCxNE=1, CCxNP=0, OISxN=1): This pin is shown as a constant low signal throughout the diagram. The OCx output (not explicitly labeled but implied by the context) shows a delay from the break signal to its transition.

OCxN (CCxE=1, CCxP=0, OISx=1, CCxNE=1, CCxNP=1, OISxN=1): This pin is shown as a constant high signal throughout the diagram. The OCx output shows a delay from the break signal to its transition.

OCxN (CCxE=1, CCxP=0, OISx=0, CCxNE=0, CCxNP=0, OISxN=1): This pin is shown as a constant low signal throughout the diagram. The OCx output shows a delay from the break signal to its transition.

OCxN (CCxE=1, CCxP=0, OISx=1, CCxNE=0, CCxNP=0, OISxN=0): This pin is shown as a constant high signal throughout the diagram. The OCx output shows a delay from the break signal to its transition.

OCxN (CCxE=1, CCxP=0, CCxNE=0, CCxNP=0, OISx=OISxN=0 or OISx=OISxN=1): This pin is shown as a constant low signal throughout the diagram.

Timing diagram showing output behavior in response to a break for various OCx and OCxN configurations. The diagram shows the state of OCxREF, OCx, and OCxN pins before and after a BREAK signal (MOE low) is asserted. Delays are indicated for OCxN outputs when they are enabled.

MS31098V1

43.4.14 6-step PWM generation

When complementary outputs are used on a channel, preload bits are available on the OCxM, CCxE and CCxNE bits. The preload bits are transferred to the shadow bits at the COM commutation event. Thus one can program in advance the configuration for the next step and change the configuration of all the channels at the same time. COM can be generated by software by setting the COM bit in the TIMx_EGR register or by hardware (on tim_trgi rising edge).

A flag is set when the COM event occurs (COMIF bit in the TIMx_SR register), which can generate an interrupt (if the COMIE bit is set in the TIMx_DIER register) or a DMA request (if the COMDE bit is set in the TIMx_DIER register).

The Figure 549 describes the behavior of the tim_ocx and tim_ocxn outputs when a COM event occurs, in 3 different examples of programmed configurations.

Figure 549. 6-step generation, COM example (OSSR=1)

Timing diagram showing Counter (CNT), tim_ocref, COM event, and three examples of tim_ocx and tim_ocxn output behaviors with configuration changes.

The timing diagram illustrates the relationship between the Counter (CNT), the reference output (tim_ocref), a COM event, and three examples of complementary output behaviors (tim_ocx and tim_ocxn).

MSv62343V1

Timing diagram showing Counter (CNT), tim_ocref, COM event, and three examples of tim_ocx and tim_ocxn output behaviors with configuration changes.

43.4.15 One-pulse mode

One-pulse mode (OPM) is a particular case of the previous modes. It allows the counter to be started in response to a stimulus and to generate a pulse with a programmable length after a programmable delay.

Starting the counter can be controlled through the slave mode controller. Generating the waveform can be done in output compare mode or PWM mode. One-pulse mode is selected by setting the OPM bit in the TIMx_CR1 register. This makes the counter stop automatically at the next update event UEV.

A pulse can be correctly generated only if the compare value is different from the counter initial value. Before starting (when the timer is waiting for the trigger), the configuration must be:

Figure 550. Example of one pulse mode

Timing diagram for one-pulse mode showing TI2, OC1REF, OC1, and Counter waveforms over time.

The diagram illustrates the timing for one-pulse mode. It shows four waveforms over time (t):

The vertical axis for the counter shows levels for 0, TIM1_CCR1, and TIM1_ARR. The horizontal axis represents time (t), with intervals labeled \( t_{DELAY} \) and \( t_{PULSE} \) .

MS31099V1

Timing diagram for one-pulse mode showing TI2, OC1REF, OC1, and Counter waveforms over time.

For example one may want to generate a positive pulse on OC1 with a length of \( t_{PULSE} \) and after a delay of \( t_{DELAY} \) as soon as a positive edge is detected on the TI2 input pin.

Let's use TI2FP2 as trigger 1:

  1. 1. Select the proper TI2[x] source (internal or external) with the TI2SEL[3:0] bits in the TIMx_TISEL register.
  2. 2. Map TI2FP2 to TI2 by writing CC2S ='01' in the TIMx_CCMR1 register.
  3. 3. TI2FP2 must detect a rising edge, write CC2P ='0' and CC2NP ='0' in the TIMx_CCER register.
  4. 4. Configure TI2FP2 as trigger for the slave mode controller (TRGI) by writing TS ='00110' in the TIMx_SMCR register.
  5. 5. TI2FP2 is used to start the counter by writing SMS to '110' in the TIMx_SMCR register (trigger mode).

The OPM waveform is defined by writing the compare registers (taking into account the clock frequency and the counter prescaler).

Since only 1 pulse is needed, a 1 must be written in the OPM bit in the TIMx_CR1 register to stop the counter at the next update event (when the counter rolls over from the auto-reload value back to 0).

Particular case: OCx fast enable

In One-pulse mode, the edge detection on TIx input set the CEN bit which enables the counter. Then the comparison between the counter and the compare value makes the output toggle. But several clock cycles are needed for these operations and it limits the minimum delay \( t_{\text{DELAY}} \) min we can get.

If one wants to output a waveform with the minimum delay, the OCxFE bit can be set in the TIMx_CCMRx register. Then OCxRef (and OCx) are forced in response to the stimulus, without taking in account the comparison. Its new level is the same as if a compare match had occurred. OCxFE acts only if the channel is configured in PWM1 or PWM2 mode.

43.4.16 Retriggerable one pulse mode (TIM15 only)

This mode allows the counter to be started in response to a stimulus and to generate a pulse with a programmable length, but with the following differences with Non-retriggerable one pulse mode described in Section 43.4.15 :

The timer must be in Slave mode, with the bits SMS[3:0] = '1000' (Combined Reset + trigger mode) in the TIMx_SMCR register, and the OCxM[3:0] bits set to '1000' or '1001' for Retriggerable OPM mode 1 or 2.

If the timer is configured in Up-counting mode, the corresponding CCRx must be set to 0 (the ARR register sets the pulse length). If the timer is configured in Down-counting mode, CCRx must be above or equal to ARR.

Note: The OCxM[3:0] and SMS[3:0] bit fields are split into two parts for compatibility reasons, the most significant bit are not contiguous with the 3 least significant ones.

This mode must not be used with center-aligned PWM modes. It is mandatory to have CMS[1:0] = 00 in TIMx_CR1.

Figure 551. Retriggerable one pulse mode

Timing diagram for Retriggerable one pulse mode showing TRGI, Counter, and Output signals.

The diagram illustrates the timing for Retriggerable one pulse mode. It features three horizontal signal lines: TRGI (top), Counter (middle), and Output (bottom). Vertical dashed lines mark key time points. The sequence is as follows: 1. A rising edge on TRGI starts the counter, which begins to ramp up linearly. 2. The counter reaches its maximum value, causing the Output to go high and the counter to reset to zero. 3. A second rising edge on TRGI occurs while the counter is still ramping up from the first trigger. This re-triggers the counter, causing it to reset and start ramping up again. 4. When the counter reaches its maximum value a second time, the Output goes high again and the counter resets. 5. A third rising edge on TRGI occurs while the counter is still ramping up from the second trigger. This re-triggers the counter once more. 6. The counter reaches its maximum value a third time, the Output goes high a third time, and the counter resets. 7. The Output signal is shown as a series of pulses that go high when the counter reaches its maximum value and return to the baseline when the counter resets. The diagram is labeled MS33106V2 in the bottom right corner.

Timing diagram for Retriggerable one pulse mode showing TRGI, Counter, and Output signals.

43.4.17 UIF bit remapping

The IUFREMAP bit in the TIMx_CR1 register forces a continuous copy of the Update Interrupt Flag UIF into bit 31 of the timer counter register (TIMx_CNT[31]). This allows both the counter value and a potential roll-over condition signaled by the UIFCPY flag, to be atomically read. In particular cases, it can ease the calculations by avoiding race conditions caused for instance by a processing shared between a background task (counter reading) and an interrupt (Update Interrupt).

There is no latency between the assertions of the UIF and UIFCPY flags.

43.4.18 Timer input XOR function (TIM15 only)

The TI1S bit in the TIMx_CR2 register, allows the input filter of channel 1 to be connected to the output of a XOR gate, combining the two input pins TIMx_CH1 and TIMx_CH2.

The XOR output can be used with all the timer input functions such as trigger or input capture. It is useful for measuring the interval between the edges on two input signals, as shown in Figure 552 .

Figure 552. Measuring time interval between edges on 2 signals

Timing diagram showing the measurement of time intervals between edges on two signals (TI1 and TI2) using the XOR output (TI1 XOR TI2) and a counter.

The diagram illustrates the timing for measuring the interval between edges on two signals, TI1 and TI2, using the XOR output (TI1 XOR TI2) and a counter. The signals are shown as square waves. The XOR output is high when the two input signals have different logic levels. The counter is shown as a sawtooth wave, indicating it is counting up. The counter is triggered by the rising edges of the XOR output signal. The time interval between two consecutive rising edges of the XOR output signal is measured by the counter. The diagram includes vertical dashed lines marking the edges of the signals and the counter. The label 'MS31400V1' is present in the bottom right corner of the diagram area.

Timing diagram showing the measurement of time intervals between edges on two signals (TI1 and TI2) using the XOR output (TI1 XOR TI2) and a counter.

43.4.19 External trigger synchronization (TIM15 only)

The TIM timers are linked together internally for timer synchronization or chaining.

The TIM15 timer can be synchronized with an external trigger in several modes: Reset mode, Gated mode and Trigger mode.

Slave mode: Reset mode

The counter and its prescaler can be reinitialized in response to an event on a trigger input. Moreover, if the URS bit from the TIMx_CR1 register is low, an update event UEV is generated. Then all the preloaded registers (TIMx_ARR, TIMx_CCRx) are updated.

In the following example, the upcounter is cleared in response to a rising edge on TI1 input:

  1. 1. Configure the channel 1 to detect rising edges on TI1. Configure the input filter duration (in this example, we do not need any filter, so we keep IC1F=0000). The capture prescaler is not used for triggering, so it does not need to be configured. The CC1S bits select the input capture source only, CC1S = 01 in the TIMx_CCMR1 register. Write CC1P='0' and CC1NP='0' in the TIMx_CCER register to validate the polarity (and detect rising edges only).
  2. 2. Configure the timer in reset mode by writing SMS=100 in TIMx_SMCR register. Select TI1 as the input source by writing TS=00101 in TIMx_SMCR register.
  3. 3. Start the counter by writing CEN=1 in the TIMx_CR1 register.

The counter starts counting on the internal clock, then behaves normally until TI1 rising edge. When TI1 rises, the counter is cleared and restarts from 0. In the meantime, the trigger flag is set (TIF bit in the TIMx_SR register) and an interrupt request, or a DMA request can be sent if enabled (depending on the TIE and TDE bits in TIMx_DIER register).

The following figure shows this behavior when the auto-reload register TIMx_ARR=0x36. The delay between the rising edge on TI1 and the actual reset of the counter is due to the resynchronization circuit on TI1 input.

Figure 553. Control circuit in reset mode

Timing diagram for Figure 553. Control circuit in reset mode. The diagram shows five signals over time: TI1 (trigger input), UG (update generation), Counter clock = ck_cnt = ck_psc, Counter register, and TIF (trigger interrupt flag). TI1 shows a rising edge. UG shows a pulse when the counter overflows. Counter clock is a periodic square wave. Counter register shows values 30, 31, 32, 33, 34, 35, 36, 00, 01, 02, 03, 00, 01, 02, 03. TIF shows a pulse when the counter overflows.

The timing diagram illustrates the behavior of the timer in reset mode. The TI1 input is shown as a signal that goes high at a certain point. The UG (Update Generation) signal is shown as a pulse that occurs when the counter reaches its maximum value (0x36) and overflows. The Counter clock (ck_cnt = ck_psc) is a periodic square wave. The Counter register is shown as a sequence of values: 30, 31, 32, 33, 34, 35, 36, 00, 01, 02, 03, 00, 01, 02, 03. The TIF (Trigger Interrupt Flag) signal is shown as a pulse that occurs when the counter overflows, coinciding with the UG signal.

Timing diagram for Figure 553. Control circuit in reset mode. The diagram shows five signals over time: TI1 (trigger input), UG (update generation), Counter clock = ck_cnt = ck_psc, Counter register, and TIF (trigger interrupt flag). TI1 shows a rising edge. UG shows a pulse when the counter overflows. Counter clock is a periodic square wave. Counter register shows values 30, 31, 32, 33, 34, 35, 36, 00, 01, 02, 03, 00, 01, 02, 03. TIF shows a pulse when the counter overflows.

MS31401V1

Slave mode: Gated mode

The counter can be enabled depending on the level of a selected input.

In the following example, the upcounter counts only when TI1 input is low:

  1. 1. Configure the channel 1 to detect low levels on TI1. Configure the input filter duration (in this example, we do not need any filter, so we keep IC1F=0000). The capture prescaler is not used for triggering, so it does not need to be configured. The CC1S bits select the input capture source only, CC1S=01 in TIMx_CCMR1 register. Write CC1P=1 and CC1NP = '0' in the TIMx_CCER register to validate the polarity (and detect low level only).
  2. 2. Configure the timer in gated mode by writing SMS=101 in TIMx_SMCR register. Select TI1 as the input source by writing TS=00101 in TIMx_SMCR register.
  3. 3. Enable the counter by writing CEN=1 in the TIMx_CR1 register (in gated mode, the counter doesn't start if CEN=0, whatever is the trigger input level).

The counter starts counting on the internal clock as long as TI1 is low and stops as soon as TI1 becomes high. The TIF flag in the TIMx_SR register is set both when the counter starts or stops.

The delay between the rising edge on TI1 and the actual stop of the counter is due to the resynchronization circuit on TI1 input.

Figure 554. Control circuit in gated mode

Timing diagram for Figure 554. Control circuit in gated mode. The diagram shows five waveforms over time. 1. TI1: A signal that starts high, goes low, then high again, then low again, and finally high. 2. cnt_en: Counter enable signal. It is low while TI1 is high. When TI1 goes low, cnt_en goes high. When TI1 goes high, cnt_en goes low. 3. Counter clock = ck_cnt = ck_psc: A periodic square wave. It is active (counting) when cnt_en is high. 4. Counter register: Shows the count values. It starts at 30 when cnt_en goes high. It increments by 1 for each clock cycle (31, 32, 33, 34). When TI1 goes high, the count stops at 34. After a delay, when TI1 goes low again, the count resumes (35, 36, 37, 38). 5. TIF: Timer interrupt flag. It is set (goes high) when the counter starts (when cnt_en goes high) and when the counter stops (when cnt_en goes low). Arrows from 'Write TIF=0' point to the falling edges of the TIF signal.

Timing diagram showing the relationship between TI1, counter enable (cnt_en), counter clock, counter register, and TIF flag in gated mode. The diagram illustrates that the counter counts only when TI1 is low. The counter register values shown are 30, 31, 32, 33, 34, 35, 36, 37, 38. The TIF flag is set when the counter starts or stops. Arrows from 'Write TIF=0' point to the falling edges of the TIF signal.

Timing diagram for Figure 554. Control circuit in gated mode. The diagram shows five waveforms over time. 1. TI1: A signal that starts high, goes low, then high again, then low again, and finally high. 2. cnt_en: Counter enable signal. It is low while TI1 is high. When TI1 goes low, cnt_en goes high. When TI1 goes high, cnt_en goes low. 3. Counter clock = ck_cnt = ck_psc: A periodic square wave. It is active (counting) when cnt_en is high. 4. Counter register: Shows the count values. It starts at 30 when cnt_en goes high. It increments by 1 for each clock cycle (31, 32, 33, 34). When TI1 goes high, the count stops at 34. After a delay, when TI1 goes low again, the count resumes (35, 36, 37, 38). 5. TIF: Timer interrupt flag. It is set (goes high) when the counter starts (when cnt_en goes high) and when the counter stops (when cnt_en goes low). Arrows from 'Write TIF=0' point to the falling edges of the TIF signal.

MS31402V1

Slave mode: Trigger mode

The counter can start in response to an event on a selected input.

In the following example, the upcounter starts in response to a rising edge on TI2 input:

  1. 1. Configure the channel 2 to detect rising edges on TI2. Configure the input filter duration (in this example, we do not need any filter, so we keep IC2F=0000). The capture prescaler is not used for triggering, so it does not need to be configured. The CC2S bits are configured to select the input capture source only, CC2S=01 in TIMx_CCMR1 register. Write CC2P='1' and CC2NP='0' in the TIMx_CCER register to validate the polarity (and detect low level only).
  2. 2. Configure the timer in trigger mode by writing SMS=110 in the TIMx_SMCR register. Select TI2 as the input source by writing TS=00110 in the TIMx_SMCR register.

When a rising edge occurs on TI2, the counter starts counting on the internal clock and the TIF flag is set.

The delay between the rising edge on TI2 and the actual start of the counter is due to the resynchronization circuit on TI2 input.

Figure 555. Control circuit in trigger mode

Timing diagram for Figure 555. Control circuit in trigger mode. The diagram shows five signals over time: TI2 (input), cnt_en (enable), Counter clock = ck_cnt = ck_psc (clock), Counter register (count), and TIF (flag). A vertical dashed line marks the rising edge of TI2. Before the edge, TI2 is high, cnt_en is low, the clock is stopped, the counter register holds 34, and TIF is low. Immediately after the rising edge, cnt_en goes high, the clock starts, the counter register increments to 35, 36, 37, and 38, and TIF goes high. The diagram is labeled MS31403V1 in the bottom right corner.
Timing diagram for Figure 555. Control circuit in trigger mode. The diagram shows five signals over time: TI2 (input), cnt_en (enable), Counter clock = ck_cnt = ck_psc (clock), Counter register (count), and TIF (flag). A vertical dashed line marks the rising edge of TI2. Before the edge, TI2 is high, cnt_en is low, the clock is stopped, the counter register holds 34, and TIF is low. Immediately after the rising edge, cnt_en goes high, the clock starts, the counter register increments to 35, 36, 37, and 38, and TIF goes high. The diagram is labeled MS31403V1 in the bottom right corner.

43.4.20 Slave mode – combined reset + trigger mode

In this case, a rising edge of the selected trigger input (TRGI) reinitializes the counter, generates an update of the registers, and starts the counter.

This mode is used for one-pulse mode.

43.4.21 DMA burst mode

The TIMx timers have the capability to generate multiple DMA requests on a single event. The main purpose is to be able to re-program several timer registers multiple times without software overhead, but it can also be used to read several registers in a row, at regular intervals.

The DMA controller destination is unique and must point to the virtual register TIMx_DMAR. On a given timer event, the timer launches a sequence of DMA requests (burst). Each write into the TIMx_DMAR register is actually redirected to one of the timer registers.

The DBL[4:0] bits in the TIMx_DCR register set the DMA burst length. The timer recognizes a burst transfer when a read or a write access is done to the TIMx_DMAR address), i.e. the number of transfers (either in half-words or in bytes).

The DBA[4:0] bits in the TIMx_DCR registers define the DMA base address for DMA transfers (when read/write access are done through the TIMx_DMAR address). DBA is defined as an offset starting from the address of the TIMx_CR1 register.

Example:

00000: TIMx_CR1,

00001: TIMx_CR2,

00010: TIMx_SMCR,

For example, the timer DMA burst feature could be used to update the contents of the CCRx registers (x = 2, 3, 4) on an update event, with the DMA transferring half words into the CCRx registers.

This is done in the following steps:

  1. 1. Configure the corresponding DMA channel as follows:
    • – DMA channel peripheral address is the DMAR register address
    • – DMA channel memory address is the address of the buffer in the RAM containing the data to be transferred by DMA into the CCRx registers.
    • – Number of data to transfer = 3 (See note below).
    • – Circular mode disabled.
  2. 2. Configure the DCR register by configuring the DBA and DBL bit fields as follows:
    DBL = 3 transfers, DBA = 0xE.
  3. 3. Enable the TIMx update DMA request (set the UDE bit in the DIER register).
  4. 4. Enable TIMx
  5. 5. Enable the DMA channel

This example is for the case where every CCRx register is to be updated once. If every CCRx register is to be updated twice for example, the number of data to transfer should be 6. Let's take the example of a buffer in the RAM containing data1, data2, data3, data4, data5 and data6. The data is transferred to the CCRx registers as follows: on the first update DMA request, data1 is transferred to CCR2, data2 is transferred to CCR3, data3 is transferred to CCR4 and on the second update DMA request, data4 is transferred to CCR2, data5 is transferred to CCR3 and data6 is transferred to CCR4.

Note: A null value can be written to the reserved registers.

43.4.22 Timer synchronization (TIM15)

The TIMx timers are linked together internally for timer synchronization or chaining. Refer to Section 41.3.19: Timer synchronization for details.

Note: The clock of the slave peripherals (timer, ADC, ...) receiving the TRGO or the TRGO2 signals must be enabled prior to receive events from the master timer, and the clock frequency (prescaler) must not be changed on-the-fly while triggers are received from the master timer.

43.4.23 Using timer output as trigger for other timers (TIM16/TIM17)

The timers with one channel only do not feature a master mode. However, the OC1 output signal can be used to trigger some other timers (including timers described in other sections of this document). Check the “TIMx internal trigger connection” table of any TIMx_SMCR register on the device to identify which timers can be targeted as slave.

The OC1 signal pulse width must be programmed to be at least 2 clock cycles of the destination timer, to make sure the slave timer detects the trigger.

For instance, if the destination's timer CK_INT clock is 4 times slower than the source timer, the OC1 pulse width must be 8 clock cycles.

43.4.24 Debug mode

When the microcontroller enters debug mode (Cortex®-M7 with FPU core halted), the TIMx counter either continues to work normally or stops, depending on TIMx bit in DBGMCU module. For more details, refer to Section 63.5.8: Microcontroller debug unit (DBGMCU) .

For safety purposes, when the counter is stopped (TIMx = 1 in DBGMCU_APB2FZ1), the outputs are disabled (as if the MOE bit was reset). The outputs can either be forced to an inactive state (OSSI bit = 1), or have their control taken over by the GPIO controller (OSSI bit = 0) to force them to Hi-Z.

43.5 TIM15 registers

Refer to Section 1.2 for a list of abbreviations used in register descriptions.

The peripheral registers can be accessed by half-words (16-bit) or words (32-bit).

43.5.1 TIM15 control register 1 (TIM15_CR1)

Address offset: 0x00

Reset value: 0x0000

1514131211109876543210
Res.Res.Res.Res.UIFREMAPRes.CKD[1:0]ARPERes.Res.Res.OPMURSUDISCEN
rwrwrwrwrwrwrw

Bits 15:12 Reserved, must be kept at reset value.

Bit 11 UIFREMAP : UIF status bit remapping

0: No remapping. UIF status bit is not copied to TIMx_CNT register bit 31.

1: Remapping enabled. UIF status bit is copied to TIMx_CNT register bit 31.

Bit 10 Reserved, must be kept at reset value.

Bits 9:8 CKD[1:0] : Clock division

This bitfield indicates the division ratio between the timer clock (CK_INT) frequency and the dead-time and sampling clock ( \( t_{DTS} \) ) used by the dead-time generators and the digital filters (TIx)

00: \( t_{DTS} = t_{CK\_INT} \)

01: \( t_{DTS} = 2 * t_{CK\_INT} \)

10: \( t_{DTS} = 4 * t_{CK\_INT} \)

11: Reserved, do not program this value

Bit 7 ARPE : Auto-reload preload enable

0: TIMx_ARR register is not buffered

1: TIMx_ARR register is buffered

Bits 6:4 Reserved, must be kept at reset value.

Bit 3 OPM : One-pulse mode

0: Counter is not stopped at update event

1: Counter stops counting at the next update event (clearing the bit CEN)

Bit 2 URS : Update request source

This bit is set and cleared by software to select the UEV event sources.

0: Any of the following events generate an update interrupt if enabled. These events can be:

1: Only counter overflow/underflow generates an update interrupt if enabled

Bit 1 UDIS : Update disable

This bit is set and cleared by software to enable/disable UEV event generation.

0: UEV enabled. The Update (UEV) event is generated by one of the following events:

Buffered registers are then loaded with their preload values.

1: UEV disabled. The Update event is not generated, shadow registers keep their value (ARR, PSC, CCRx). However the counter and the prescaler are reinitialized if the UG bit is set or if a hardware reset is received from the slave mode controller.

Bit 0 CEN : Counter enable

0: Counter disabled

1: Counter enabled

Note: External clock and gated mode can work only if the CEN bit has been previously set by software. However trigger mode can set the CEN bit automatically by hardware.

43.5.2 TIM15 control register 2 (TIM15_CR2)

Address offset: 0x04

Reset value: 0x0000

1514131211109876543210
Res.Res.Res.Res.Res.OIS2OIS1NOIS1TI1SMMS[2:0]CCDSCCUSRes.
rwrwrwrwrwrwrwrwrwCCPC

Bits 15:11 Reserved, must be kept at reset value.

Bit 10 OIS2 : Output idle state 2 (OC2 output)

0: OC2=0 when MOE=0

1: OC2=1 when MOE=0

Note: This bit cannot be modified as long as LOCK level 1, 2 or 3 has been programmed (LOCK bits in the TIM15_BDTR register).

Bit 9 OIS1N : Output Idle state 1 (OC1N output)

0: OC1N=0 after a dead-time when MOE=0

1: OC1N=1 after a dead-time when MOE=0

Note: This bit can not be modified as long as LOCK level 1, 2 or 3 has been programmed (LOCK bits in TIM15_BDTR register).

Bit 8 OIS1 : Output Idle state 1 (OC1 output)

0: OC1=0 (after a dead-time if OC1N is implemented) when MOE=0

1: OC1=1 (after a dead-time if OC1N is implemented) when MOE=0

Note: This bit can not be modified as long as LOCK level 1, 2 or 3 has been programmed (LOCK bits in TIM15_BDTR register).

Bit 7 TI1S : TI1 selectionBits 6:4 MMS[2:0] : Master mode selection

These bits allow to select the information to be sent in master mode to slave timers for synchronization (TRGO). The combination is as follows:

Bit 3 CCDS : Capture/compare DMA selectionBit 2 CCUS : Capture/compare control update selection

Note: This bit acts only on channels that have a complementary output.

Bit 1 Reserved, must be kept at reset value.

Bit 0 CCPC : Capture/compare preloaded control

Note: This bit acts only on channels that have a complementary output.

43.5.3 TIM15 slave mode control register (TIM15_SMCR)

Address offset: 0x08

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.TS[4:3]Res.Res.Res.SMS[3]
rwrwrw

1514131211109876543210
Res.Res.Res.Res.Res.Res.Res.Res.MSMTS[2:0]Res.SMS[2:0]
rwrwrwrwrwrwrw

Bits 31:22 Reserved, must be kept at reset value.

Bits 19:17 Reserved, must be kept at reset value.

Bits 15:8 Reserved, must be kept at reset value.

Bit 7 MSM : Master/slave mode

0: No action

1: The effect of an event on the trigger input (TRGI) is delayed to allow a perfect synchronization between the current timer and its slaves (through TRGO). It is useful if we want to synchronize several timers on a single external event.

Bits 21, 20, 6, 5, 4 TS[4:0] : Trigger selection

This bit field selects the trigger input to be used to synchronize the counter.

00000: Internal Trigger 0 (ITR0)

00001: Internal Trigger 1 (ITR1)

00010: Internal Trigger 2 (ITR2)

00011: Internal Trigger 3 (ITR3)

00100: TI1 Edge Detector (TI1F_ED)

00101: Filtered Timer Input 1 (TI1FP1)

00110: Filtered Timer Input 2 (TI2FP2)

Other: Reserved

See Table 366: TIMx Internal trigger connection on page 1953 for more details on ITRx meaning for each Timer.

Note: These bits must be changed only when they are not used (e.g. when SMS=000) to avoid wrong edge detections at the transition.

Bit 3 Reserved, must be kept at reset value.

Bits 16, 2, 1, 0 SMS[3:0] : Slave mode selection

When external signals are selected the active edge of the trigger signal (TRGI) is linked to the polarity selected on the external input (see Input Control register and Control register description).

0000: Slave mode disabled - if CEN = '1' then the prescaler is clocked directly by the internal clock.

0001: Reserved

0010: Reserved

0011: Reserved

0100: Reset Mode - Rising edge of the selected trigger input (TRGI) reinitializes the counter and generates an update of the registers.

0101: Gated Mode - The counter clock is enabled when the trigger input (TRGI) is high. The counter stops (but is not reset) as soon as the trigger becomes low. Both start and stop of the counter are controlled.

0110: Trigger Mode - The counter starts at a rising edge of the trigger TRGI (but it is not reset). Only the start of the counter is controlled.

0111: External Clock Mode 1 - Rising edges of the selected trigger (TRGI) clock the counter.

1000: Combined reset + trigger mode - Rising edge of the selected trigger input (TRGI) reinitializes the counter, generates an update of the registers and starts the counter.

Other codes: reserved.

Note: The gated mode must not be used if TI1F_ED is selected as the trigger input (TS='00100'). Indeed, TI1F_ED outputs 1 pulse for each transition on TI1F, whereas the gated mode checks the level of the trigger signal.

Note: The clock of the slave peripherals (timer, ADC, ...) receiving the TRGO or the TRGO2 signals must be enabled prior to receive events from the master timer, and the clock frequency (prescaler) must not be changed on-the-fly while triggers are received from the master timer.

Table 366. TIMx Internal trigger connection

Slave TIMITR0 (TS = 00000)ITR1 (TS = 00001)ITR2 (TS = 00010)ITR3 (TS = 00011)
TIM15TIM1TIM3TIM16 OC1TIM17 OC1

43.5.4 TIM15 DMA/interrupt enable register (TIM15_DIER)

Address offset: 0x0C

Reset value: 0x0000

1514131211109876543210
Res.TDECOMDERes.Res.Res.CC1DEUDEBIETIECOMIERes.Res.CC2IECC1IEUIE
rwrwrwrwrwrwrwrwrwrw

Bit 15 Reserved, must be kept at reset value.

Bit 14 TDE : Trigger DMA request enable

0: Trigger DMA request disabled

1: Trigger DMA request enabled

Bit 13 COMDE : COM DMA request enable

0: COM DMA request disabled

1: COM DMA request enabled

Bits 12:10 Reserved, must be kept at reset value.

Bit 9 CC1DE : Capture/Compare 1 DMA request enable

0: CC1 DMA request disabled
1: CC1 DMA request enabled

Bit 8 UDE : Update DMA request enable

0: Update DMA request disabled
1: Update DMA request enabled

Bit 7 BIE : Break interrupt enable

0: Break interrupt disabled
1: Break interrupt enabled

Bit 6 TIE : Trigger interrupt enable

0: Trigger interrupt disabled
1: Trigger interrupt enabled

Bit 5 COMIE : COM interrupt enable

0: COM interrupt disabled
1: COM interrupt enabled

Bits 4:3 Reserved, must be kept at reset value.

Bit 2 CC2IE : Capture/Compare 2 interrupt enable

0: CC2 interrupt disabled
1: CC2 interrupt enabled

Bit 1 CC1IE : Capture/Compare 1 interrupt enable

0: CC1 interrupt disabled
1: CC1 interrupt enabled

Bit 0 UIE : Update interrupt enable

0: Update interrupt disabled
1: Update interrupt enabled

43.5.5 TIM15 status register (TIM15_SR)

Address offset: 0x10

Reset value: 0x0000

1514131211109876543210
Res.Res.Res.Res.Res.CC2OFCC1OFRes.BIFTIFCOMIFRes.Res.CC2IFCC1IFUIF
rc_w0rc_w0rc_w0rc_w0rc_w0rc_w0rc_w0rc_w0

Bits 15:11 Reserved, must be kept at reset value.

Bit 10 CC2OF : Capture/Compare 2 overcapture flag

Refer to CC1OF description

Bit 9 CC1OF : Capture/Compare 1 overcapture flag

This flag is set by hardware only when the corresponding channel is configured in input capture mode. It is cleared by software by writing it to '0'.

0: No overcapture has been detected

1: The counter value has been captured in TIMx_CCR1 register while CC1IF flag was already set

Bit 8 Reserved, must be kept at reset value.

Bit 7 BIF : Break interrupt flag

This flag is set by hardware as soon as the break input goes active. It can be cleared by software if the break input is not active.

0: No break event occurred

1: An active level has been detected on the break input

Bit 6 TIF : Trigger interrupt flag

This flag is set by hardware on the TRG trigger event (active edge detected on TRGI input when the slave mode controller is enabled in all modes but gated mode, both edges in case gated mode is selected). It is set when the counter starts or stops when gated mode is selected. It is cleared by software.

0: No trigger event occurred

1: Trigger interrupt pending

Bit 5 COMIF : COM interrupt flag

This flag is set by hardware on a COM event (once the capture/compare control bits –CCxE, CCxNE, OCxM– have been updated). It is cleared by software.

0: No COM event occurred

1: COM interrupt pending

Bits 4:3 Reserved, must be kept at reset value.

Bit 2 CC2IF : Capture/Compare 2 interrupt flag

refer to CC1IF description

Bit 1 CC1IF : Capture/Compare 1 interrupt flag

This flag is set by hardware. It is cleared by software (input capture or output compare mode) or by reading the TIMx_CCR1 register (input capture mode only).

0: No compare match / No input capture occurred

1: A compare match or an input capture occurred

If channel CC1 is configured as output: this flag is set when the content of the counter TIMx_CNT matches the content of the TIMx_CCR1 register. When the content of TIMx_CCR1 is greater than the content of TIMx_ARR, the CC1IF bit goes high on the counter overflow (in up-counting and up/down-counting modes) or underflow (in down-counting mode). There are 3 possible options for flag setting in center-aligned mode, refer to the CMS bits in the TIMx_CR1 register for the full description.

If channel CC1 is configured as input: this bit is set when counter value has been captured in TIMx_CCR1 register (an edge has been detected on IC1, as per the edge sensitivity defined with the CC1P and CC1NP bits setting, in TIMx_CCER).

Bit 0 UIF : Update interrupt flag

This bit is set by hardware on an update event. It is cleared by software.

0: No update occurred.

1: Update interrupt pending. This bit is set by hardware when the registers are updated:

43.5.6 TIM15 event generation register (TIM15_EGR)

Address offset: 0x14

Reset value: 0x0000

1514131211109876543210
Res.Res.Res.Res.Res.Res.Res.Res.BGTGCOMGRes.Res.CC2GCC1GUG
wwrwwww

Bits 15:8 Reserved, must be kept at reset value.

Bit 7 BG : Break generation

This bit is set by software in order to generate an event, it is automatically cleared by hardware.

0: No action

1: A break event is generated. MOE bit is cleared and BIF flag is set. Related interrupt or DMA transfer can occur if enabled.

Bit 6 TG : Trigger generation

This bit is set by software in order to generate an event, it is automatically cleared by hardware.

0: No action

1: The TIF flag is set in TIMx_SR register. Related interrupt or DMA transfer can occur if enabled

Bit 5 COMG : Capture/Compare control update generation

This bit can be set by software, it is automatically cleared by hardware.

0: No action

1: When the CCPC bit is set, it is possible to update the CCxE, CCxNE and OCxM bits

Note: This bit acts only on channels that have a complementary output.

Bits 4:3 Reserved, must be kept at reset value.

Bit 2 CC2G : Capture/Compare 2 generation

Refer to CC1G description

Bit 1 CC1G : Capture/Compare 1 generation

This bit is set by software in order to generate an event, it is automatically cleared by hardware.

0: No action

1: A capture/compare event is generated on channel 1:

If channel CC1 is configured as output:

CC1IF flag is set, Corresponding interrupt or DMA request is sent if enabled.

If channel CC1 is configured as input:

The current value of the counter is captured in TIMx_CCR1 register. The CC1IF flag is set, the corresponding interrupt or DMA request is sent if enabled. The CC1OF flag is set if the CC1IF flag was already high.

Bit 0 UG : Update generation

This bit can be set by software, it is automatically cleared by hardware.

0: No action

1: Reinitialize the counter and generates an update of the registers. Note that the prescaler counter is cleared too (anyway the prescaler ratio is not affected).

43.5.7 TIM15 capture/compare mode register 1 (TIM15_CCMR1)

Address offset: 0x18

Reset value: 0x0000 0000

The same register can be used for input capture mode (this section) or for output compare mode (next section). The direction of a channel is defined by configuring the corresponding CCxS bits. All the other bits of this register have a different function in input and in output mode.

Input capture mode:

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
1514131211109876543210
IC2F[3:0]IC2PSC[1:0]CC2S[1:0]IC1F[3:0]IC1PSC[1:0]CC1S[1:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:12 IC2F[3:0] : Input capture 2 filter

Bits 11:10 IC2PSC[1:0] : Input capture 2 prescaler

Bits 9:8 CC2S[1:0] : Capture/Compare 2 selection

This bit-field defines the direction of the channel (input/output) as well as the used input.

00: CC2 channel is configured as output

01: CC2 channel is configured as input, IC2 is mapped on TI2

10: CC2 channel is configured as input, IC2 is mapped on TI1

11: CC2 channel is configured as input, IC2 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (TIMx_SMCR register)

Note: CC2S bits are writable only when the channel is OFF (CC2E = '0' in TIMx_CCER).

Bits 7:4 IC1F[3:0] : Input capture 1 filter

This bit-field defines the frequency used to sample TI1 input and the length of the digital filter applied to TI1. The digital filter is made of an event counter in which N consecutive events are needed to validate a transition on the output:

0000: No filter, sampling is done at \( f_{DTS} \)

0001: \( f_{SAMPLING}=f_{CK\_INT} \) , N=2

0010: \( f_{SAMPLING}=f_{CK\_INT} \) , N=4

0011: \( f_{SAMPLING}=f_{CK\_INT} \) , N=8

0100: \( f_{SAMPLING}=f_{DTS}/2 \) , N=6

0101: \( f_{SAMPLING}=f_{DTS}/2 \) , N=8

0110: \( f_{SAMPLING}=f_{DTS}/4 \) , N=6

0111: \( f_{SAMPLING}=f_{DTS}/4 \) , N=8

1000: \( f_{SAMPLING}=f_{DTS}/8 \) , N=6

1001: \( f_{SAMPLING}=f_{DTS}/8 \) , N=8

1010: \( f_{SAMPLING}=f_{DTS}/16 \) , N=5

1011: \( f_{SAMPLING}=f_{DTS}/16 \) , N=6

1100: \( f_{SAMPLING}=f_{DTS}/16 \) , N=8

1101: \( f_{SAMPLING}=f_{DTS}/32 \) , N=5

1110: \( f_{SAMPLING}=f_{DTS}/32 \) , N=6

1111: \( f_{SAMPLING}=f_{DTS}/32 \) , N=8

Bits 3:2 IC1PSC[1:0] : Input capture 1 prescaler

This bit-field defines the ratio of the prescaler acting on CC1 input (IC1). The prescaler is reset as soon as CC1E='0' (TIMx_CCER register).

00: no prescaler, capture is done each time an edge is detected on the capture input

01: capture is done once every 2 events

10: capture is done once every 4 events

11: capture is done once every 8 events

Bits 1:0 CC1S[1:0] : Capture/Compare 1 Selection

This bit-field defines the direction of the channel (input/output) as well as the used input.

00: CC1 channel is configured as output

01: CC1 channel is configured as input, IC1 is mapped on TI1

10: CC1 channel is configured as input, IC1 is mapped on TI2

11: CC1 channel is configured as input, IC1 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (TIMx_SMCR register)

Note: CC1S bits are writable only when the channel is OFF (CC1E = '0' in TIMx_CCER).

43.5.8 TIM15 capture/compare mode register 1 [alternate] (TIM15_CCMR1)

Address offset: 0x18

Reset value: 0x0000 0000

The same register can be used for output compare mode (this section) or for input capture mode (previous section). The direction of a channel is defined by configuring the corresponding CCxS bits. All the other bits of this register have a different function in input and in output mode.

Output compare mode:

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.OC2M
[3]
Res.Res.Res.Res.Res.Res.Res.OC1M
[3]
rwrw
1514131211109876543210
Res.OC2M[2:0]OC2
PE
OC2
FE
CC2S[1:0]Res.OC1M[2:0]OC1
PE
OC1
FE
CC1S[1:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 31:25 Reserved, must be kept at reset value.

Bits 23:17 Reserved, must be kept at reset value.

Bit 15 Reserved, must be kept at reset value.

Bits 24, 14:12 OC2M[3:0] : Output Compare 2 mode

Bit 11 OC2PE : Output Compare 2 preload enable

Bit 10 OC2FE : Output Compare 2 fast enable

Bits 9:8 CC2S[1:0] : Capture/Compare 2 selection

This bit-field defines the direction of the channel (input/output) as well as the used input.

00: CC2 channel is configured as output.

01: CC2 channel is configured as input, IC2 is mapped on TI2.

10: CC2 channel is configured as input, IC2 is mapped on TI1.

11: CC2 channel is configured as input, IC2 is mapped on TRC. This mode is working only if an internal trigger input is selected through the TS bit (TIMx_SMCR register)

Note: CC2S bits are writable only when the channel is OFF (CC2E = '0' in TIMx_CCER).

Bit 7 Reserved, must be kept at reset value.

Bits 16, 6:4 OC1M[3:0] : Output Compare 1 mode

These bits define the behavior of the output reference signal OC1REF from which OC1 and OC1N are derived. OC1REF is active high whereas OC1 and OC1N active level depends on CC1P and CC1NP bits.

0000: Frozen - The comparison between the output compare register TIMx_CCR1 and the counter TIMx_CNT has no effect on the outputs.

0001: Set channel 1 to active level on match. OC1REF signal is forced high when the counter TIMx_CNT matches the capture/compare register 1 (TIMx_CCR1).

0010: Set channel 1 to inactive level on match. OC1REF signal is forced low when the counter TIMx_CNT matches the capture/compare register 1 (TIMx_CCR1).

0011: Toggle - OC1REF toggles when TIMx_CNT=TIMx_CCR1.

0100: Force inactive level - OC1REF is forced low.

0101: Force active level - OC1REF is forced high.

0110: PWM mode 1 - Channel 1 is active as long as TIMx_CNT < TIMx_CCR1 else inactive.

0111: PWM mode 2 - Channel 1 is inactive as long as TIMx_CNT < TIMx_CCR1 else active.

1000: Retriggerable OPM mode 1 - In up-counting mode, the channel is active until a trigger event is detected (on TRGI signal). Then, a comparison is performed as in PWM mode 1 and the channels becomes active again at the next update. In down-counting mode, the channel is inactive until a trigger event is detected (on TRGI signal). Then, a comparison is performed as in PWM mode 1 and the channels becomes inactive again at the next update.

1001: Retriggerable OPM mode 2 - In up-counting mode, the channel is inactive until a trigger event is detected (on TRGI signal). Then, a comparison is performed as in PWM mode 2 and the channels becomes inactive again at the next update. In down-counting mode, the channel is active until a trigger event is detected (on TRGI signal). Then, a comparison is performed as in PWM mode 1 and the channels becomes active again at the next update.

1010: Reserved

1011: Reserved

1100: Combined PWM mode 1 - OC1REF has the same behavior as in PWM mode 1. OC1REFC is the logical OR between OC1REF and OC2REF.

1101: Combined PWM mode 2 - OC1REF has the same behavior as in PWM mode 2. OC1REFC is the logical AND between OC1REF and OC2REF.

1110: Reserved,

1111: Reserved,

Note: These bits can not be modified as long as LOCK level 3 has been programmed (LOCK bits in TIMx_BDTR register) and CC1S='00' (the channel is configured in output).

In PWM mode, the OCREF level changes only when the result of the comparison changes or when the output compare mode switches from "frozen" mode to "PWM" mode.

On channels that have a complementary output, this bit field is preloaded. If the CCPC bit is set in the TIMx_CR2 register then the OC1M active bits take the new value from the preloaded bits only when a COM event is generated.

The OC1M[3] bit is not contiguous, located in bit 16.

Bit 3 OC1PE : Output Compare 1 preload enable

0: Preload register on TIMx_CCR1 disabled. TIMx_CCR1 can be written at anytime, the new value is taken in account immediately.

1: Preload register on TIMx_CCR1 enabled. Read/Write operations access the preload register. TIMx_CCR1 preload value is loaded in the active register at each update event.

Note: These bits can not be modified as long as LOCK level 3 has been programmed (LOCK bits in TIMx_BDTR register) and CC1S='00' (the channel is configured in output).

Bit 2 OC1FE : Output Compare 1 fast enable

This bit decreases the latency between a trigger event and a transition on the timer output. It must be used in one-pulse mode (OPM bit set in TIMx_CR1 register), to have the output pulse starting as soon as possible after the starting trigger.

0: CC1 behaves normally depending on counter and CCR1 values even when the trigger is ON. The minimum delay to activate CC1 output when an edge occurs on the trigger input is 5 clock cycles.

1: An active edge on the trigger input acts like a compare match on CC1 output. Then, OC is set to the compare level independently of the result of the comparison. Delay to sample the trigger input and to activate CC1 output is reduced to 3 clock cycles. OCFE acts only if the channel is configured in PWM1 or PWM2 mode.

Bits 1:0 CC1S[1:0] : Capture/Compare 1 selection

This bit-field defines the direction of the channel (input/output) as well as the used input.

00: CC1 channel is configured as output.

01: CC1 channel is configured as input, IC1 is mapped on TI1.

10: CC1 channel is configured as input, IC1 is mapped on TI2.

11: CC1 channel is configured as input, IC1 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (TIMx_SMCR register)

Note: CC1S bits are writable only when the channel is OFF (CC1E = '0' in TIMx_CCER).

43.5.9 TIM15 capture/compare enable register (TIM15_CCER)

Address offset: 0x20

Reset value: 0x0000

1514131211109876543210
Res.Res.Res.Res.Res.Res.Res.Res.CC2NPRes.CC2PCC2ECC1NPCC1NECC1PCC1E
rwrwrwrwrwrwrw

Bits 15:8 Reserved, must be kept at reset value.

Bit 7 CC2NP : Capture/Compare 2 complementary output polarity

Refer to CC1NP description

Bit 6 Reserved, must be kept at reset value.

Bit 5 CC2P : Capture/Compare 2 output polarity

Refer to CC1P description

Bit 4 CC2E : Capture/Compare 2 output enable

Refer to CC1E description

Bit 3 CC1NP : Capture/Compare 1 complementary output polarity

CC1 channel configured as output:

0: OC1N active high

1: OC1N active low

CC1 channel configured as input:

This bit is used in conjunction with CC1P to define the polarity of TI1FP1 and TI2FP1. Refer to CC1P description.

Note: This bit is not writable as soon as LOCK level 2 or 3 has been programmed (LOCK bits in TIMx_BDTR register) and CC1S="00" (the channel is configured in output).

On channels that have a complementary output, this bit is preloaded. If the CCPC bit is set in the TIMx_CR2 register then the CC1NP active bit takes the new value from the preloaded bit only when a Commutation event is generated.

Bit 2 CC1NE : Capture/Compare 1 complementary output enable

0: Off - OC1N is not active. OC1N level is then function of MOE, OSSI, OSSR, OIS1, OIS1N and CC1E bits.

1: On - OC1N signal is output on the corresponding output pin depending on MOE, OSSI, OSSR, OIS1, OIS1N and CC1E bits.

Bit 1 CC1P : Capture/Compare 1 output polarity

0: OC1 active high (output mode) / Edge sensitivity selection (input mode, see below)

1: OC1 active low (output mode) / Edge sensitivity selection (input mode, see below)

When CC1 channel is configured as input , both CC1NP/CC1P bits select the active polarity of TI1FP1 and TI2FP1 for trigger or capture operations.

CC1NP=0, CC1P=0: non-inverted/rising edge. The circuit is sensitive to TIxFP1 rising edge (capture or trigger operations in reset, external clock or trigger mode), TIxFP1 is not inverted (trigger operation in gated mode or encoder mode).

CC1NP=0, CC1P=1: inverted/falling edge. The circuit is sensitive to TIxFP1 falling edge (capture or trigger operations in reset, external clock or trigger mode), TIxFP1 is inverted (trigger operation in gated mode or encoder mode).

CC1NP=1, CC1P=1: non-inverted/both edges/ The circuit is sensitive to both TIxFP1 rising and falling edges (capture or trigger operations in reset, external clock or trigger mode), TIxFP1 is not inverted (trigger operation in gated mode). This configuration must not be used in encoder mode.

CC1NP=1, CC1P=0: this configuration is reserved, it must not be used.

Note: This bit is not writable as soon as LOCK level 2 or 3 has been programmed (LOCK bits in TIMx_BDTR register).

On channels that have a complementary output, this bit is preloaded. If the CCPC bit is set in the TIMx_CR2 register then the CC1P active bit takes the new value from the preloaded bit only when a Commutation event is generated.

Bit 0 CC1E : Capture/Compare 1 output enable

0: Capture mode disabled / OC1 is not active (see below)

1: Capture mode enabled / OC1 signal is output on the corresponding output pin

When CC1 channel is configured as output , the OC1 level depends on MOE, OSSI, OSSR, OIS1, OIS1N and CC1NE bits, regardless of the CC1E bits state. Refer to Table 367 for details.

Table 367. Output control bits for complementary OCx and OCxN channels with break feature (TIM15)

Control bitsOutput states (1)
MOE bitOSSI bitOSSR bitCCxE bitCCxNE bitOCx output stateOCxN output state
1XX00Output Disabled (not driven by the timer: Hi-Z)
OCx=0
OCxN=0, OCxN_EN=0
001Output Disabled (not driven by the timer: Hi-Z)
OCx=0
OCxREF + Polarity
OCxN=OCxREF XOR CCxNP
010OCxREF + Polarity
OCx=OCxREF XOR CCxP
Output Disabled (not driven by the timer: Hi-Z)
OCxN=0
X11OCREF + Polarity + dead-timeComplementary to OCREF (not OCREF) + Polarity + dead-time
101Off-State (output enabled with inactive state)
OCx=CCxP
OCxREF + Polarity
OCxN=OCxREF XOR CCxNP
110OCxREF + Polarity
OCx=OCxREF xor CCxP,
OCx_EN=1
Off-State (output enabled with inactive state)
OCxN=CCxNP, OCxN_EN=1
00XXXOutput disabled (not driven by the timer: Hi-Z)
100
01Off-State (output enabled with inactive state)
Asynchronously: OCx=CCxP, OCxN=CCxNP
Then if the clock is present: OCx=OISx and OCxN=OISxN
after a dead-time, assuming that OISx and OISxN do not
correspond to OCx and OCxN both in active state
10
11

1. When both outputs of a channel are not used (control taken over by GPIO controller), the OISx, OISxN, CCxP and CCxNP bits must be kept cleared.

Note: The state of the external I/O pins connected to the complementary OCx and OCxN channels depends on the OCx and OCxN channel state and GPIO control and alternate function registers.

43.5.10 TIM15 counter (TIM15_CNT)

Address offset: 0x24

Reset value: 0x0000 0000

31302928272625242322212019181716
UIF
CPY
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
r
1514131211109876543210
CNT[15:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bit 31 UIFCPY : UIF Copy

This bit is a read-only copy of the UIF bit in the TIMx_ISR register.

Bits 30:16 Reserved, must be kept at reset value.

Bits 15:0 CNT[15:0] : Counter value

43.5.11 TIM15 prescaler (TIM15_PSC)

Address offset: 0x28

Reset value: 0x0000

1514131211109876543210
PSC[15:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 15:0 PSC[15:0] : Prescaler value

The counter clock frequency (CK_CNT) is equal to \( f_{CK\_PSC} / (PSC[15:0] + 1) \) .

PSC contains the value to be loaded in the active prescaler register at each update event (including when the counter is cleared through UG bit of TIMx_EGR register or through trigger controller when configured in “reset mode”).

43.5.12 TIM15 auto-reload register (TIM15_ARR)

Address offset: 0x2C

Reset value: 0xFFFF

1514131211109876543210
ARR[15:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 15:0 ARR[15:0] : Auto-reload value

ARR is the value to be loaded in the actual auto-reload register.

Refer to the Section 43.4.1: Time-base unit on page 1915 for more details about ARR update and behavior.

The counter is blocked while the auto-reload value is null.

43.5.13 TIM15 repetition counter register (TIM15_RCR)

Address offset: 0x30

Reset value: 0x0000

1514131211109876543210
Res.Res.Res.Res.Res.Res.Res.Res.REP[7:0]
rwrwrwrwrwrwrwrw

Bits 15:8 Reserved, must be kept at reset value.

Bits 7:0 REP[7:0] : Repetition counter value

These bits allow the user to set-up the update rate of the compare registers (i.e. periodic transfers from preload to active registers) when preload registers are enable, as well as the update interrupt generation rate, if this interrupt is enable.

Each time the REP_CNT related downcounter reaches zero, an update event is generated and it restarts counting from REP value. As REP_CNT is reloaded with REP value only at the repetition update event U_RC, any write to the TIMx_RCR register is not taken in account until the next repetition update event.

It means in PWM mode (REP+1) corresponds to the number of PWM periods in edge-aligned mode.

43.5.14 TIM15 capture/compare register 1 (TIM15_CCR1)

Address offset: 0x34

Reset value: 0x0000

1514131211109876543210
CCR1[15:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 15:0 CCR1[15:0] : Capture/Compare 1 value

If channel CC1 is configured as output:
CCR1 is the value to be loaded in the actual capture/compare 1 register (preload value).
It is loaded permanently if the preload feature is not selected in the TIMx_CCMR1 register (bit OC1PE). Else the preload value is copied in the active capture/compare 1 register when an update event occurs.
The active capture/compare register contains the value to be compared to the counter TIMx_CNT and signaled on OC1 output.

If channel CC1 is configured as input:
CCR1 is the counter value transferred by the last input capture 1 event (IC1).

43.5.15 TIM15 capture/compare register 2 (TIM15_CCR2)

Address offset: 0x38

Reset value: 0x0000

1514131211109876543210
CCR2[15:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 15:0 CCR2[15:0] : Capture/Compare 2 value

If channel CC2 is configured as output:

CCR2 is the value to be loaded in the actual capture/compare 2 register (preload value).

It is loaded permanently if the preload feature is not selected in the TIMx_CCMR2 register (bit OC2PE). Else the preload value is copied in the active capture/compare 2 register when an update event occurs.

The active capture/compare register contains the value to be compared to the counter TIMx_CNT and signalled on OC2 output.

If channel CC2 is configured as input:

CCR2 is the counter value transferred by the last input capture 2 event (IC2).

43.5.16 TIM15 break and dead-time register (TIM15_BDTR)

Address offset: 0x44

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.BKF[3:0]
rwrwrwrw
1514131211109876543210
MOEAOEBKPBKEOSSROSSILOCK[1:0]DTG[7:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Note: As the BKF[3:0], AOE, BKP, BKE, OSSI, OSSR and DTG[7:0] bits may be write-locked depending on the LOCK configuration, it may be necessary to configure all of them during the first write access to the TIMx_BDTR register.

Bits 31:20 Reserved, must be kept at reset value.

Bits 19:16 BKF[3:0] : Break filter

This bit-field defines the frequency used to sample the BRK input signal and the length of the digital filter applied to BRK. The digital filter is made of an event counter in which N events are needed to validate a transition on the output:

0000: No filter, BRK acts asynchronously

0001: \( f_{\text{SAMPLING}}=f_{\text{CK\_INT}} \) , N=2

0010: \( f_{\text{SAMPLING}}=f_{\text{CK\_INT}} \) , N=4

0011: \( f_{\text{SAMPLING}}=f_{\text{CK\_INT}} \) , N=8

0100: \( f_{\text{SAMPLING}}=f_{\text{DTS}}/2 \) , N=6

0101: \( f_{\text{SAMPLING}}=f_{\text{DTS}}/2 \) , N=8

0110: \( f_{\text{SAMPLING}}=f_{\text{DTS}}/4 \) , N=6

0111: \( f_{\text{SAMPLING}}=f_{\text{DTS}}/4 \) , N=8

1000: \( f_{\text{SAMPLING}}=f_{\text{DTS}}/8 \) , N=6

1001: \( f_{\text{SAMPLING}}=f_{\text{DTS}}/8 \) , N=8

1010: \( f_{\text{SAMPLING}}=f_{\text{DTS}}/16 \) , N=5

1011: \( f_{\text{SAMPLING}}=f_{\text{DTS}}/16 \) , N=6

1100: \( f_{\text{SAMPLING}}=f_{\text{DTS}}/16 \) , N=8

1101: \( f_{\text{SAMPLING}}=f_{\text{DTS}}/32 \) , N=5

1110: \( f_{\text{SAMPLING}}=f_{\text{DTS}}/32 \) , N=6

1111: \( f_{\text{SAMPLING}}=f_{\text{DTS}}/32 \) , N=8

Note: This bit cannot be modified when LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).

Bit 15 MOE : Main output enable

This bit is cleared asynchronously by hardware as soon as the break input is active. It is set by software or automatically depending on the AOE bit. It is acting only on the channels which are configured in output.

0: OC and OCN outputs are disabled or forced to idle state depending on the OSSI bit.

1: OC and OCN outputs are enabled if their respective enable bits are set (CCxE, CCxNE in TIMx_CCER register)

See OC/OCN enable description for more details ( Section 43.5.9: TIM15 capture/compare enable register (TIM15_CCER) on page 1961 ).

Bit 14 AOE : Automatic output enable

0: MOE can be set only by software

1: MOE can be set by software or automatically at the next update event (if the break input is not active)

Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).

Bit 13 BKP : Break polarity

0: Break input BRK is active low

1: Break input BRK is active high

Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).

Any write operation to this bit takes a delay of 1 APB clock cycle to become effective.

Bit 12 BKE : Break enable

0: Break inputs (BRK and CCS clock failure event) disabled

1: Break inputs (BRK and CCS clock failure event) enabled

This bit cannot be modified when LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).

Note: Any write operation to this bit takes a delay of 1 APB clock cycle to become effective.

Bit 11 OSSR : Off-state selection for Run mode

This bit is used when MOE=1 on channels that have a complementary output which are configured as outputs. OSSR is not implemented if no complementary output is implemented in the timer.

See OC/OCN enable description for more details ( Section 43.5.9: TIM15 capture/compare enable register (TIM15_CCER) on page 1961 ).

0: When inactive, OC/OCN outputs are disabled (the timer releases the output control which is taken over by the GPIO, which forces a Hi-Z state)

1: When inactive, OC/OCN outputs are enabled with their inactive level as soon as CCxE=1 or CCxNE=1 (the output is still controlled by the timer).

Note: This bit can not be modified as soon as the LOCK level 2 has been programmed (LOCK bits in TIMx_BDTR register).

Bit 10 OSSI : Off-state selection for Idle mode

This bit is used when MOE=0 on channels configured as outputs.

See OC/OCN enable description for more details ( Section 43.5.9: TIM15 capture/compare enable register (TIM15_CCER) on page 1961 ).

0: When inactive, OC/OCN outputs are disabled (OC/OCN enable output signal=0)

1: When inactive, OC/OCN outputs are forced first with their idle level as soon as CCxE=1 or CCxNE=1. OC/OCN enable output signal=1)

Note: This bit can not be modified as soon as the LOCK level 2 has been programmed (LOCK bits in TIMx_BDTR register).

Bits 9:8 LOCK[1:0] : Lock configuration

These bits offer a write protection against software errors.

00: LOCK OFF - No bit is write protected

01: LOCK Level 1 = DTG bits in TIMx_BDTR register, OISx and OISxN bits in TIMx_CR2 register and BKE/BKP/AOE bits in TIMx_BDTR register can no longer be written

10: LOCK Level 2 = LOCK Level 1 + CC Polarity bits (CCxP/CCxNP bits in TIMx_CCER register, as long as the related channel is configured in output through the CCxS bits) as well as OSSR and OSSI bits can no longer be written.

11: LOCK Level 3 = LOCK Level 2 + CC Control bits (OCxM and OCxPE bits in TIMx_CCMRx registers, as long as the related channel is configured in output through the CCxS bits) can no longer be written.

Note: The LOCK bits can be written only once after the reset. Once the TIMx_BDTR register has been written, their content is frozen until the next reset.

Bits 7:0 DTG[7:0] : Dead-time generator setup

This bit-field defines the duration of the dead-time inserted between the complementary outputs. DT correspond to this duration.

\( DTG[7:5] = 0xx \Rightarrow DT = DTG[7:0] \times t_{dtg} \) with \( t_{dtg} = t_{DTS} \)

\( DTG[7:5] = 10x \Rightarrow DT = (64+DTG[5:0]) \times t_{dtg} \) with \( t_{dtg} = 2 \times t_{DTS} \)

\( DTG[7:5] = 110 \Rightarrow DT = (32+DTG[4:0]) \times t_{dtg} \) with \( t_{dtg} = 8 \times t_{DTS} \)

\( DTG[7:5] = 111 \Rightarrow DT = (32+DTG[4:0]) \times t_{dtg} \) with \( t_{dtg} = 16 \times t_{DTS} \)

Example if \( t_{DTS} = 125 \) ns (8 MHz), dead-time possible values are:

0 to 15875 ns by 125 ns steps,

16 µs to 31750 ns by 250 ns steps,

32 µs to 63 µs by 1 µs steps,

64 µs to 126 µs by 2 µs steps

Note: This bit-field can not be modified as long as LOCK level 1, 2 or 3 has been programmed (LOCK bits in TIMx_BDTR register).

43.5.17 TIM15 DMA control register (TIM15_DCR)

Address offset: 0x48

Reset value: 0x0000

1514131211109876543210
Res.Res.Res.DBL[4:0]Res.Res.Res.DBA[4:0]
rwrwrwrwrwrwrwrwrwrw

Bits 15:13 Reserved, must be kept at reset value.

Bits 12:8 DBL[4:0] : DMA burst length

This 5-bit field defines the length of DMA transfers (the timer recognizes a burst transfer when a read or a write access is done to the TIMx_DMAR address).

00000: 1 transfer,

00001: 2 transfers,

00010: 3 transfers,

...

10001: 18 transfers.

Bits 7:5 Reserved, must be kept at reset value.

Bits 4:0 DBA[4:0] : DMA base address

This 5-bit field defines the base-address for DMA transfers (when read/write access are done through the TIMx_DMAR address). DBA is defined as an offset starting from the address of the TIMx_CR1 register.

Example:

00000: TIMx_CR1,

00001: TIMx_CR2,

00010: TIMx_SMCR,

...

43.5.18 TIM15 DMA address for full transfer (TIM15_DMAR)

Address offset: 0x4C

Reset value: 0x0000

1514131211109876543210
DMAB[15:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 15:0 DMAB[15:0] : DMA register for burst accesses

A read or write operation to the DMAR register accesses the register located at the address
\( (\text{TIMx\_CR1 address}) + (\text{DBA} + \text{DMA index}) \times 4 \)

where TIMx_CR1 address is the address of the control register 1, DBA is the DMA base address configured in TIMx_DCR register, DMA index is automatically controlled by the DMA transfer, and ranges from 0 to DBL (DBL configured in TIMx_DCR).

43.5.19 TIM15 alternate register 1 (TIM15_AF1)

Address offset: 0x60

Reset value: 0x0000 0001

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
1514131211109876543210
Res.Res.Res.Res.BKCM P2PBKCM P1PBKINPBKDF1 BK0ERes.Res.Res.Res.Res.BKCM P2EBKCM P1EBKINE
rwrwrwrwrwrwrw

Bits 31:12 Reserved, must be kept at reset value.

Bit 11 BKCMP2P: BRK COMP2 input polarity

This bit selects the COMP2 input sensitivity. It must be programmed together with the BKP polarity bit.

0: COMP2 input is active low

1: COMP2 input is active high

Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).

Bit 10 BKCMP1P: BRK COMP1 input polarity

This bit selects the COMP1 input sensitivity. It must be programmed together with the BKP polarity bit.

0: COMP1 input is active low

1: COMP1 input is active high

Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).

Bit 9 BKINP: BRK BKIN input polarity

This bit selects the BKIN alternate function input sensitivity. It must be programmed together with the BKP polarity bit.

0: BKIN input is active low

1: BKIN input is active high

Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).

Bit 8 BKDF1BK0E: BRK dfsdm1_break[0] enable

This bit enables the dfsdm1_break[0] for the timer's BRK input. dfsdm1_break[0] output is 'ORed' with the other BRK sources.

0: dfsdm1_break[0]input disabled

1: dfsdm1_break[0]input enabled

Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).

Bits 7:3 Reserved, must be kept at reset value.

Bit 2 BKCMP2E: BRK COMP2 enable

This bit enables the COMP2 for the timer's BRK input. COMP2 output is 'ORed' with the other BRK sources.

0: COMP2 input disabled

1: COMP2 input enabled

Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).

Bit 1 BKCMP1E : BRK COMP1 enable

This bit enables the COMP1 for the timer's BRK input. COMP1 output is 'ORed' with the other BRK sources.

0: COMP1 input disabled

1: COMP1 input enabled

Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).

Bit 0 BKINE : BRK BKIN input enable

This bit enables the BKIN alternate function input for the timer's BRK input. BKIN input is 'ORed' with the other BRK sources.

0: BKIN input disabled

1: BKIN input enabled

Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).

43.5.20 TIM15 input selection register (TIM15_TISEL)

Address offset: 0x68

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
1514131211109876543210
Res.Res.Res.Res.TI2SEL[3:0]Res.Res.Res.Res.TI1SEL[3:0]
rwrwrwrwrwrwrwrw

Bits 31:12 Reserved, must be kept at reset value.

Bits 11:8 TI2SEL[3:0] : selects TI2[0] to TI2[15] input

0000: TIM15_CH2 input

0001: TIM2_CH2 input

0010: TIM3_CH2 input

0011: TIM4_CH2 input

Others: Reserved

Bits 7:4 Reserved, must be kept at reset value.

Bits 3:0 TI1SEL[3:0] : selects TI1[0] to TI1[15] input

0000: TIM15_CH1 input

0001: TIM2_CH1 input

0010: TIM3_CH1 input

0011: TIM4_CH1 input

0100: LSE

0101: CSI

0110: MCO2

Other: Reserved

43.5.21 TIM15 register map

TIM15 registers are mapped as 16-bit addressable registers as described in the table below:

Table 368. TIM15 register map and reset values

OffsetRegister name313029282726252423222120191817161514131211109876543210
0x00TIM15_CR1Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.UIFREMARes.CKD [1:0]ARPERes.Res.Res.OPMURSUDISCEN
Reset value00 000000
0x04TIM15_CR2Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.OIS2Res.OIS1NRes.OIS1T1ISMMS[2:0]CCDSCCUSRes.CCPC
Reset value00000 0 0000
0x08TIM15_SMCRRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.TS [4:3]Res.Res.Res.SMS[3]Res.Res.Res.Res.Res.Res.Res.Res.MSMTS[2:0]Res.SMS[2:0]
Reset value0 0000 0 00 0 0
0x0CTIM15_DIERRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.TDECOMDERes.Res.Res.Res.CC2IECC1IERes.BIETIECOMIERes.CC2IECC1IEUIE
Reset value0000000000
0x10TIM15_SRRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.CC2OFCC1OFRes.Res.BIFTIFCOMIFRes.CC2IFCC1IFUIF
Reset value00000000
0x14TIM15_EGRRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.BGTGCOMGRes.CC2GCC1GUG
Reset value000000
0x18TIM15_CCMR1
Output Compare mode
Res.Res.Res.Res.Res.Res.Res.OC2M[3]Res.Res.Res.Res.Res.Res.Res.OC1M[3]Res.OC2M [2:0]OC2PEOC2FECC2S [1:0]Res.OC1M [2:0]OC1PEOC1FECC1S [1:0]
Reset value000 0 0000 00 0 0000 0
TIM15_CCMR1
Input Capture mode
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.IC2F[3:0]IC2 PSC [1:0]CC2S [1:0]IC1F[3:0]IC1 PSC [1:0]CC1S [1:0]
Reset value0 0 0 00 00 00 0 0 00 00 0
0x20TIM15_CCERRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.CC2NPRes.CC2PCC2ECC1NPCC1NECC1PCC1E
Reset value0000000

Table 368. TIM15 register map and reset values (continued)

OffsetRegister name313029282726252423222120191817161514131211109876543210
UJFCPY or Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
0x24TIM15_CNT
Reset value00000000000000000
0x28TIM15_PSCRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
Reset value0000000000000000
0x2CTIM15_ARRRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
Reset value1111111111111111
0x30TIM15_RCRRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
Reset value00000000
0x34TIM15_CCR1Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
Reset value0000000000000000
0x38TIM15_CCR2Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
Reset value000000000000000
0x44TIM15_BDTRRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.BKF[3:0]MOEAOEBKPBKEOSSROSSILOCK [1:0]
Reset value000000000000000
0x48TIM15_DCRRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.DBL[4:0]Res.Res.Res.
Reset value0000000000
0x4CTIM15_DMARRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
Reset value000000000000000
0x60TIM15_AF1Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.BKCMPP2BKCMPP1BKINPBKDF1BK0ERes.Res.Res.Res.Res.Res.
Reset value00000
0x68TIM15_TISELRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.TI2SEL[3:0]Res.Res.Res.Res.Res.Res.Res.Res.Res.
Reset value000000
Refer to Section 2.3 on page 134 for the register boundary addresses.

43.6 TIM16/TIM17 registers

Refer to Section 1.2 for a list of abbreviations used in register descriptions.

The peripheral registers can be accessed by half-words (16-bit) or words (32-bit).

43.6.1 TIMx control register 1 (TIMx_CR1)(x = 16 to 17)

Address offset: 0x00

Reset value: 0x0000

1514131211109876543210
Res.Res.Res.Res.UIFREMAPRes.CKD[1:0]ARPERes.Res.Res.OPMURSUDISCEN
rwrwrwrwrwrwrw

Bits 15:12 Reserved, must be kept at reset value.

Bit 11 UIFREMAP : UIF status bit remapping

0: No remapping. UIF status bit is not copied to TIMx_CNT register bit 31.

1: Remapping enabled. UIF status bit is copied to TIMx_CNT register bit 31.

Bit 10 Reserved, must be kept at reset value.

Bits 9:8 CKD[1:0] : Clock division

This bit-field indicates the division ratio between the timer clock (CK_INT) frequency and the dead-time and sampling clock ( \( t_{DTS} \) ) used by the dead-time generators and the digital filters (TIx),

00: \( t_{DTS} = t_{CK\_INT} \)

01: \( t_{DTS} = 2 * t_{CK\_INT} \)

10: \( t_{DTS} = 4 * t_{CK\_INT} \)

11: Reserved, do not program this value

Bit 7 ARPE : Auto-reload preload enable

0: TIMx_ARR register is not buffered

1: TIMx_ARR register is buffered

Bits 6:4 Reserved, must be kept at reset value.

Bit 3 OPM : One pulse mode

0: Counter is not stopped at update event

1: Counter stops counting at the next update event (clearing the bit CEN)

Bit 2 URS : Update request source

This bit is set and cleared by software to select the UEV event sources.

0: Any of the following events generate an update interrupt or DMA request if enabled.

These events can be:

1: Only counter overflow/underflow generates an update interrupt or DMA request if enabled.

Bit 1 UDIS : Update disable

This bit is set and cleared by software to enable/disable UEV event generation.

0: UEV enabled. The Update (UEV) event is generated by one of the following events:

Buffered registers are then loaded with their preload values.

1: UEV disabled. The Update event is not generated, shadow registers keep their value (ARR, PSC, CCRx). However the counter and the prescaler are reinitialized if the UG bit is set or if a hardware reset is received from the slave mode controller.

Bit 0 CEN : Counter enable

0: Counter disabled

1: Counter enabled

Note: External clock and gated mode can work only if the CEN bit has been previously set by software. However trigger mode can set the CEN bit automatically by hardware.

43.6.2 TIMx control register 2 (TIMx_CR2)(x = 16 to 17)

Address offset: 0x04

Reset value: 0x0000

1514131211109876543210
Res.Res.Res.Res.Res.Res.OIS1NOIS1Res.Res.Res.Res.CCDSCCUSRes.CCPC
rwrwrwrwrw

Bits 15:10 Reserved, must be kept at reset value.

Bit 9 OIS1N : Output Idle state 1 (OC1N output)

0: OC1N=0 after a dead-time when MOE=0

1: OC1N=1 after a dead-time when MOE=0

Note: This bit can not be modified as long as LOCK level 1, 2 or 3 has been programmed (LOCK bits in TIMx_BDTR register).

Bit 8 OIS1 : Output Idle state 1 (OC1 output)

0: OC1=0 (after a dead-time if OC1N is implemented) when MOE=0

1: OC1=1 (after a dead-time if OC1N is implemented) when MOE=0

Note: This bit can not be modified as long as LOCK level 1, 2 or 3 has been programmed (LOCK bits in TIMx_BDTR register).

Bits 7:4 Reserved, must be kept at reset value.

Bit 3 CCDS : Capture/compare DMA selection

0: CCx DMA request sent when CCx event occurs

1: CCx DMA requests sent when update event occurs

Bit 2 CCUS : Capture/compare control update selection

0: When capture/compare control bits are preloaded (CCPC=1), they are updated by setting the COMG bit only.

1: When capture/compare control bits are preloaded (CCPC=1), they are updated by setting the COMG bit or when a rising edge occurs on TRGI.

Note: This bit acts only on channels that have a complementary output.

Bit 1 Reserved, must be kept at reset value.

Bit 0 CCPC : Capture/compare preloaded control

0: CCxE, CCxNE and OCxM bits are not preloaded

1: CCxE, CCxNE and OCxM bits are preloaded, after having been written, they are updated only when COM bit is set.

Note: This bit acts only on channels that have a complementary output.

43.6.3 TIMx DMA/interrupt enable register (TIMx_DIER)(x = 16 to 17)

Address offset: 0x0C

Reset value: 0x0000

1514131211109876543210
Res.Res.Res.Res.Res.Res.CC1DEUDEBIERes.COMIERes.Res.Res.CC1IEUIE
rwrwrwrwrwrw

Bits 15:10 Reserved, must be kept at reset value.

Bit 9 CC1DE : Capture/Compare 1 DMA request enable

0: CC1 DMA request disabled

1: CC1 DMA request enabled

Bit 8 UDE : Update DMA request enable

0: Update DMA request disabled

1: Update DMA request enabled

Bit 7 BIE : Break interrupt enable

0: Break interrupt disabled

1: Break interrupt enabled

Bit 6 Reserved, must be kept at reset value.

Bit 5 COMIE : COM interrupt enable

0: COM interrupt disabled

1: COM interrupt enabled

Bits 4:2 Reserved, must be kept at reset value.

Bit 1 CC1IE : Capture/Compare 1 interrupt enable

0: CC1 interrupt disabled

1: CC1 interrupt enabled

Bit 0 UIE : Update interrupt enable

0: Update interrupt disabled

1: Update interrupt enabled

43.6.4 TIMx status register (TIMx_SR)(x = 16 to 17)

Address offset: 0x10

Reset value: 0x0000

1514131211109876543210
Res.Res.Res.Res.Res.Res.CC1OFRes.BIFRes.COMIFRes.Res.Res.CC1IFUIF
rc_w0rc_w0rc_w0rc_w0rc_w0

Bits 15:10 Reserved, must be kept at reset value.

Bit 9 CC1OF : Capture/Compare 1 overcapture flag

This flag is set by hardware only when the corresponding channel is configured in input capture mode. It is cleared by software by writing it to '0'.

0: No overcapture has been detected

1: The counter value has been captured in TIMx_CCR1 register while CC1IF flag was already set

Bit 8 Reserved, must be kept at reset value.

Bit 7 BIF : Break interrupt flag

This flag is set by hardware as soon as the break input goes active. It can be cleared by software if the break input is not active.

0: No break event occurred

1: An active level has been detected on the break input

Bit 6 Reserved, must be kept at reset value.

Bit 5 COMIF : COM interrupt flag

This flag is set by hardware on a COM event (once the capture/compare control bits –CCxE, CCxNE, OCxM– have been updated). It is cleared by software.

0: No COM event occurred

1: COM interrupt pending

Bits 4:2 Reserved, must be kept at reset value.

Bit 1 CC1IF : Capture/Compare 1 interrupt flag

This flag is set by hardware. It is cleared by software (input capture or output compare mode) or by reading the TIMx_CCR1 register (input capture mode only).

0: No compare match / No input capture occurred

1: A compare match or an input capture occurred

If channel CC1 is configured as output: this flag is set when the content of the counter TIMx_CNT matches the content of the TIMx_CCR1 register. When the content of TIMx_CCR1 is greater than the content of TIMx_ARR, the CC1IF bit goes high on the counter overflow (in up-counting and up/down-counting modes) or underflow (in down-counting mode). There are 3 possible options for flag setting in center-aligned mode, refer to the CMS bits in the TIMx_CR1 register for the full description.

If channel CC1 is configured as input: this bit is set when counter value has been captured in TIMx_CCR1 register (an edge has been detected on IC1, as per the edge sensitivity defined with the CC1P and CC1NP bits setting, in TIMx_CCER).

Bit 0 UIF : Update interrupt flag

This bit is set by hardware on an update event. It is cleared by software.

0: No update occurred.

1: Update interrupt pending. This bit is set by hardware when the registers are updated:

43.6.5 TIMx event generation register (TIMx_EGR)(x = 16 to 17)

Address offset: 0x14

Reset value: 0x0000

1514131211109876543210
Res.Res.Res.Res.Res.Res.Res.Res.BGRes.COMGRes.Res.Res.CC1GUG
wwww

Bits 15:8 Reserved, must be kept at reset value.

Bit 7 BG : Break generation

This bit is set by software in order to generate an event, it is automatically cleared by hardware.

0: No action.

1: A break event is generated. MOE bit is cleared and BIF flag is set. Related interrupt or DMA transfer can occur if enabled.

Bit 6 Reserved, must be kept at reset value.

Bit 5 COMG : Capture/Compare control update generation

This bit can be set by software, it is automatically cleared by hardware.

0: No action

1: When the CCPC bit is set, it is possible to update the CCxE, CCxNE and OCxM bits

Note: This bit acts only on channels that have a complementary output.

Bits 4:2 Reserved, must be kept at reset value.

Bit 1 CC1G : Capture/Compare 1 generation

This bit is set by software in order to generate an event, it is automatically cleared by hardware.

0: No action.

1: A capture/compare event is generated on channel 1:

If channel CC1 is configured as output:

CC1IF flag is set, Corresponding interrupt or DMA request is sent if enabled.

If channel CC1 is configured as input:

The current value of the counter is captured in TIMx_CCR1 register. The CC1IF flag is set, the corresponding interrupt or DMA request is sent if enabled. The CC1OF flag is set if the CC1IF flag was already high.

Bit 0 UG : Update generation

This bit can be set by software, it is automatically cleared by hardware.

0: No action.

1: Reinitialize the counter and generates an update of the registers. Note that the prescaler counter is cleared too (anyway the prescaler ratio is not affected).

43.6.6 TIMx capture/compare mode register 1
(TIMx_CCMR1)(x = 16 to 17)

Address offset: 0x18

Reset value: 0x0000 0000

The same register can be used for input capture mode (this section) or for output compare mode (next section). The direction of a channel is defined by configuring the corresponding CCxS bits. All the other bits of this register have a different function in input and in output mode.

Input capture mode:

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
1514131211109876543210
Res.Res.Res.Res.Res.Res.Res.Res.IC1F[3:0]IC1PSC[1:0]CC1S[1:0]
rwrwrwrwrwrwrwrw

Bits 31:8 Reserved, must be kept at reset value.

Bits 7:4 IC1F[3:0] : Input capture 1 filter

This bit-field defines the frequency used to sample TI1 input and the length of the digital filter applied to TI1. The digital filter is made of an event counter in which N consecutive events are needed to validate a transition on the output:

Bits 3:2 IC1PSC[1:0] : Input capture 1 prescaler

This bit-field defines the ratio of the prescaler acting on CC1 input (IC1).

The prescaler is reset as soon as CC1E='0' (TIMx_CCER register).

Bits 1:0 CC1S[1:0] : Capture/Compare 1 Selection

This bit-field defines the direction of the channel (input/output) as well as the used input.

00: CC1 channel is configured as output

01: CC1 channel is configured as input, IC1 is mapped on TI1

Others: Reserved

Note: CC1S bits are writable only when the channel is OFF (CC1E = '0' in TIMx_CCER).

43.6.7 TIMx capture/compare mode register 1 [alternate]
(TIMx_CCMR1)(x = 16 to 17)

Address offset: 0x18

Reset value: 0x0000 0000

The same register can be used for output compare mode (this section) or for input capture mode (previous section). The direction of a channel is defined by configuring the corresponding CCxS bits. All the other bits of this register have a different function in input and in output mode.

Output compare mode:

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.OC1M
[3]
rw
1514131211109876543210
Res.Res.Res.Res.Res.Res.Res.Res.Res.OC1M[2:0]OC1PEOC1FECC1S[1:0]
rwrwrwrwrwrwrw

Bits 31:17 Reserved, must be kept at reset value.

Bits 15:7 Reserved, must be kept at reset value.

Bits 16, 6:4 OC1M[3:0] : Output Compare 1 mode

These bits define the behavior of the output reference signal OC1REF from which OC1 and OC1N are derived. OC1REF is active high whereas OC1 and OC1N active level depends on CC1P and CC1NP bits.

0000: Frozen - The comparison between the output compare register TIMx_CCR1 and the counter TIMx_CNT has no effect on the outputs. This mode can be used when the timer serves as a software timebase. When the frozen mode is enabled during timer operation, the output keeps the state (active or inactive) it had before entering the frozen state.

0001: Set channel 1 to active level on match. OC1REF signal is forced high when the counter TIMx_CNT matches the capture/compare register 1 (TIMx_CCR1).

0010: Set channel 1 to inactive level on match. OC1REF signal is forced low when the counter TIMx_CNT matches the capture/compare register 1 (TIMx_CCR1).

0011: Toggle - OC1REF toggles when TIMx_CNT=TIMx_CCR1.

0100: Force inactive level - OC1REF is forced low.

0101: Force active level - OC1REF is forced high.

0110: PWM mode 1 - Channel 1 is active as long as TIMx_CNT<TIMx_CCR1 else inactive.

0111: PWM mode 2 - Channel 1 is inactive as long as TIMx_CNT<TIMx_CCR1 else active.

All other values: Reserved

Note: These bits can not be modified as long as LOCK level 3 has been programmed (LOCK bits in TIMx_BDTR register) and CC1S='00' (the channel is configured in output).

In PWM mode 1 or 2, the OCREF level changes only when the result of the comparison changes or when the output compare mode switches from "frozen" mode to "PWM" mode.

The OC1M[3] bit is not contiguous, located in bit 16.

Bit 3 OC1PE : Output Compare 1 preload enable

0: Preload register on TIMx_CCR1 disabled. TIMx_CCR1 can be written at anytime, the new value is taken in account immediately.

1: Preload register on TIMx_CCR1 enabled. Read/Write operations access the preload register. TIMx_CCR1 preload value is loaded in the active register at each update event.

Note: These bits can not be modified as long as LOCK level 3 has been programmed (LOCK bits in TIMx_BDTR register) and CC1S='00' (the channel is configured in output).

Bit 2 OC1FE : Output Compare 1 fast enable

This bit decreases the latency between a trigger event and a transition on the timer output. It must be used in one-pulse mode (OPM bit set in TIMx_CR1 register), to have the output pulse starting as soon as possible after the starting trigger.

0: CC1 behaves normally depending on counter and CCR1 values even when the trigger is ON. The minimum delay to activate CC1 output when an edge occurs on the trigger input is 5 clock cycles.

1: An active edge on the trigger input acts like a compare match on CC1 output. Then, OC is set to the compare level independently of the result of the comparison. Delay to sample the trigger input and to activate CC1 output is reduced to 3 clock cycles. OC1FE acts only if the channel is configured in PWM1 or PWM2 mode.

Bits 1:0 CC1S[1:0] : Capture/Compare 1 selection

This bit-field defines the direction of the channel (input/output) as well as the used input.

00: CC1 channel is configured as output

01: CC1 channel is configured as input, IC1 is mapped on TI1

Others: Reserved

Note: CC1S bits are writable only when the channel is OFF (CC1E = '0' in TIMx_CCER).

43.6.8 TIMx capture/compare enable register (TIMx_CCER)(x = 16 to 17)

Address offset: 0x20

Reset value: 0x0000

1514131211109876543210
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.CC1NPCC1NECC1PCC1E
rwrwrwrw

Bits 15:4 Reserved, must be kept at reset value.

Bit 3 CC1NP : Capture/Compare 1 complementary output polarity

CC1 channel configured as output:

0: OC1N active high

1: OC1N active low

CC1 channel configured as input:

This bit is used in conjunction with CC1P to define the polarity of TI1FP1 and TI2FP1. Refer to the description of CC1P.

Note: This bit is not writable as soon as LOCK level 2 or 3 has been programmed (LOCK bits in TIMx_BDTR register) and CC1S="00" (the channel is configured in output).

On channels that have a complementary output, this bit is preloaded. If the CCPC bit is set in the TIMx_CR2 register then the CC1NP active bit takes the new value from the preloaded bit only when a commutation event is generated.

Bit 2 CC1NE : Capture/Compare 1 complementary output enable

0: Off - OC1N is not active. OC1N level is then function of MOE, OSSI, OSSR, OIS1, OIS1N and CC1E bits.

1: On - OC1N signal is output on the corresponding output pin depending on MOE, OSSI, OSSR, OIS1, OIS1N and CC1E bits.

Bit 1 CC1P : Capture/Compare 1 output polarity

0: OC1 active high (output mode) / Edge sensitivity selection (input mode, see below)

1: OC1 active low (output mode) / Edge sensitivity selection (input mode, see below)

When CC1 channel is configured as input , both CC1NP/CC1P bits select the active polarity of TI1FP1 and TI2FP1 for trigger or capture operations.

CC1NP=0, CC1P=0: non-inverted/rising edge. The circuit is sensitive to TIxFP1 rising edge (capture or trigger operations in reset, external clock or trigger mode), TIxFP1 is not inverted (trigger operation in gated mode or encoder mode).

CC1NP=0, CC1P=1: inverted/falling edge. The circuit is sensitive to TIxFP1 falling edge (capture or trigger operations in reset, external clock or trigger mode), TIxFP1 is inverted (trigger operation in gated mode or encoder mode).

CC1NP=1, CC1P=1: non-inverted/both edges/ The circuit is sensitive to both TIxFP1 rising and falling edges (capture or trigger operations in reset, external clock or trigger mode), TIxFP1 is not inverted (trigger operation in gated mode). This configuration must not be used in encoder mode.

CC1NP=1, CC1P=0: this configuration is reserved, it must not be used.

Note: This bit is not writable as soon as LOCK level 2 or 3 has been programmed (LOCK bits in TIMx_BDTR register).

On channels that have a complementary output, this bit is preloaded. If the CCPC bit is set in the TIMx_CR2 register then the CC1P active bit takes the new value from the preloaded bit only when a Commutation event is generated.

Bit 0 CC1E : Capture/Compare 1 output enable

0: Capture mode disabled / OC1 is not active (see below)

1: Capture mode enabled / OC1 signal is output on the corresponding output pin

When CC1 channel is configured as output , the OC1 level depends on MOE, OSSI, OSSR, OIS1, OIS1N and CC1NE bits, regardless of the CC1E bits state. Refer to Table 369 for details.

Table 369. Output control bits for complementary OCx and OCxN channels with break feature (TIM16/17)

Control bitsOutput states (1)
MOE bitOSSI bitOSSR bitCCxE bitCCxNE bitOCx output stateOCxN output state
1XX00Output Disabled (not driven by the timer: Hi-Z)
OCx=0
OCxN=0, OCxN_EN=0
001Output Disabled (not driven by the timer: Hi-Z)
OCx=0
OCxREF + Polarity
OCxN=OCxREF XOR CCxNP
010OCxREF + Polarity
OCx=OCxREF XOR CCxP
Output Disabled (not driven by the timer: Hi-Z)
OCxN=0
X11OCREF + Polarity + dead-timeComplementary to OCREF (not OCREF) + Polarity + dead-time
101Off-State (output enabled with inactive state)
OCx=CCxP
OCxREF + Polarity
OCxN=OCxREF XOR CCxNP
110OCxREF + Polarity
OCx=OCxREF XOR CCxP,
OCx_EN=1
Off-State (output enabled with inactive state)
OCxN=CCxNP, OCxN_EN=1
00XXXOutput disabled (not driven by the timer: Hi-Z).
100
01Off-State (output enabled with inactive state)
Asynchronously: OCx=CCxP, OCxN=CCxNP
Then if the clock is present: OCx=OISx and OCxN=OISxN
after a dead-time, assuming that OISx and OISxN do not
correspond to OCx and OCxN both in active state
10
11
  1. 1. When both outputs of a channel are not used (control taken over by GPIO controller), the OISx, OISxN, CCxP and CCxNP bits must be kept cleared.

Note: The state of the external I/O pins connected to the complementary OCx and OCxN channels depends on the OCx and OCxN channel state and GPIO control and alternate function registers.

43.6.9 TIMx counter (TIMx_CNT)(x = 16 to 17)

Address offset: 0x24

Reset value: 0x0000 0000

31302928272625242322212019181716
UIF
CPY
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
r
1514131211109876543210
CNT[15:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw
Bit 31 UIFCPY : UIF Copy

This bit is a read-only copy of the UIF bit of the TIMx_ISR register. If the UIFREMAP bit in TIMx_CR1 is reset, bit 31 is reserved and read as 0.

Bits 30:16 Reserved, must be kept at reset value.

Bits 15:0 CNT[15:0] : Counter value

43.6.10 TIMx prescaler (TIMx_PSC)(x = 16 to 17)

Address offset: 0x28

Reset value: 0x0000

1514131211109876543210
PSC[15:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw
Bits 15:0 PSC[15:0] : Prescaler value

The counter clock frequency (CK_CNT) is equal to \( f_{CK\_PSC} / (PSC[15:0] + 1) \) .

PSC contains the value to be loaded in the active prescaler register at each update event (including when the counter is cleared through UG bit of TIMx_EGR register or through trigger controller when configured in “reset mode”).

43.6.11 TIMx auto-reload register (TIMx_ARR)(x = 16 to 17)

Address offset: 0x2C

Reset value: 0xFFFF

1514131211109876543210
ARR[15:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw
Bits 15:0 ARR[15:0] : Auto-reload value

ARR is the value to be loaded in the actual auto-reload register.

Refer to the Section 43.4.1: Time-base unit on page 1915 for more details about ARR update and behavior.

The counter is blocked while the auto-reload value is null.

43.6.12 TIMx repetition counter register (TIMx_RCR)(x = 16 to 17)

Address offset: 0x30

Reset value: 0x0000

1514131211109876543210
Res.Res.Res.Res.Res.Res.Res.Res.REP[7:0]
rwrwrwrwrwrwrwrw

Bits 15:8 Reserved, must be kept at reset value.

Bits 7:0 REP[7:0] : Repetition counter value

These bits allow the user to set-up the update rate of the compare registers (i.e. periodic transfers from preload to active registers) when preload registers are enable, as well as the update interrupt generation rate, if this interrupt is enable.

Each time the REP_CNT related downcounter reaches zero, an update event is generated and it restarts counting from REP value. As REP_CNT is reloaded with REP value only at the repetition update event U_RC, any write to the TIMx_RCR register is not taken in account until the next repetition update event.

It means in PWM mode (REP+1) corresponds to the number of PWM periods in edge-aligned mode.

43.6.13 TIMx capture/compare register 1 (TIMx_CCR1)(x = 16 to 17)

Address offset: 0x34

Reset value: 0x0000

1514131211109876543210
CCR1[15:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 15:0 CCR1[15:0] : Capture/Compare 1 value

If channel CC1 is configured as output:

CCR1 is the value to be loaded in the actual capture/compare 1 register (preload value).

It is loaded permanently if the preload feature is not selected in the TIMx_CCMR1 register (bit OC1PE). Else the preload value is copied in the active capture/compare 1 register when an update event occurs.

The active capture/compare register contains the value to be compared to the counter TIMx_CNT and signaled on OC1 output.

If channel CC1 is configured as input:

CCR1 is the counter value transferred by the last input capture 1 event (IC1).

43.6.14 TIMx break and dead-time register (TIMx_BDTR)(x = 16 to 17)

Address offset: 0x44

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.BKF[3:0]
rwrwrwrw
1514131211109876543210
MOEAOEBKPBKEOSSROSSILOCK[1:0]DTG[7:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Note: As the BKF[3:0], AOE, BKP, BKE, OSSI, OSSR and DTG[7:0] bits may be write-locked depending on the LOCK configuration, it may be necessary to configure all of them during the first write access to the TIMx_BDTR register.

Bits 31:20 Reserved, must be kept at reset value.

Bits 19:16 BKF[3:0] : Break filter

This bit-field defines the frequency used to sample BRK input and the length of the digital filter applied to BRK. The digital filter is made of an event counter in which N events are needed to validate a transition on the output:

0000: No filter, BRK acts asynchronously

0001: \( f_{\text{SAMPLING}}=f_{\text{CK\_INT}} \) , N=2

0010: \( f_{\text{SAMPLING}}=f_{\text{CK\_INT}} \) , N=4

0011: \( f_{\text{SAMPLING}}=f_{\text{CK\_INT}} \) , N=8

0100: \( f_{\text{SAMPLING}}=f_{\text{DTS}}/2 \) , N=6

0101: \( f_{\text{SAMPLING}}=f_{\text{DTS}}/2 \) , N=8

0110: \( f_{\text{SAMPLING}}=f_{\text{DTS}}/4 \) , N=6

0111: \( f_{\text{SAMPLING}}=f_{\text{DTS}}/4 \) , N=8

1000: \( f_{\text{SAMPLING}}=f_{\text{DTS}}/8 \) , N=6

1001: \( f_{\text{SAMPLING}}=f_{\text{DTS}}/8 \) , N=8

1010: \( f_{\text{SAMPLING}}=f_{\text{DTS}}/16 \) , N=5

1011: \( f_{\text{SAMPLING}}=f_{\text{DTS}}/16 \) , N=6

1100: \( f_{\text{SAMPLING}}=f_{\text{DTS}}/16 \) , N=8

1101: \( f_{\text{SAMPLING}}=f_{\text{DTS}}/32 \) , N=5

1110: \( f_{\text{SAMPLING}}=f_{\text{DTS}}/32 \) , N=6

1111: \( f_{\text{SAMPLING}}=f_{\text{DTS}}/32 \) , N=8

This bit cannot be modified when LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).

Bit 15 MOE : Main output enable

This bit is cleared asynchronously by hardware as soon as the break input is active. It is set by software or automatically depending on the AOE bit. It is acting only on the channels which are configured in output.

0: OC and OCN outputs are disabled or forced to idle state depending on the OSSI bit.

1: OC and OCN outputs are enabled if their respective enable bits are set (CCxE, CCxNE in TIMx_CCER register)

See OC/OCN enable description for more details ( Section 43.6.8: TIMx capture/compare enable register (TIMx_CCER)(x = 16 to 17) on page 1982 ).

Bit 14 AOE : Automatic output enable

0: MOE can be set only by software

1: MOE can be set by software or automatically at the next update event (if the break input is not active)

Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).

Bit 13 BKP : Break polarity

0: Break input BRK is active low

1: Break input BRK is active high

Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).

Any write operation to this bit takes a delay of 1 APB clock cycle to become effective.

Bit 12 BKE : Break enable

0: Break inputs (BRK and CCS clock failure event) disabled

1: Break inputs (BRK and CCS clock failure event) enabled

Note: This bit cannot be modified when LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).

Any write operation to this bit takes a delay of 1 APB clock cycle to become effective.

Bit 11 OSSR : Off-state selection for Run mode

This bit is used when MOE=1 on channels that have a complementary output which are configured as outputs. OSSR is not implemented if no complementary output is implemented in the timer.

See OC/OCN enable description for more details ( Section 43.6.8: TIMx capture/compare enable register (TIMx_CCER)(x = 16 to 17) on page 1982 ).

0: When inactive, OC/OCN outputs are disabled (the timer releases the output control which is taken over by the GPIO, which forces a Hi-Z state)

1: When inactive, OC/OCN outputs are enabled with their inactive level as soon as CCxE=1 or CCxNE=1 (the output is still controlled by the timer).

Note: This bit can not be modified as soon as the LOCK level 2 has been programmed (LOCK bits in TIMx_BDTR register).

Bit 10 OSSI : Off-state selection for Idle mode

This bit is used when MOE=0 on channels configured as outputs.

See OC/OCN enable description for more details ( Section 43.6.8: TIMx capture/compare enable register (TIMx_CCER)(x = 16 to 17) on page 1982 ).

0: When inactive, OC/OCN outputs are disabled (OC/OCN enable output signal=0)

1: When inactive, OC/OCN outputs are forced first with their idle level as soon as CCxE=1 or CCxNE=1. OC/OCN enable output signal=1)

Note: This bit can not be modified as soon as the LOCK level 2 has been programmed (LOCK bits in TIMx_BDTR register).

Bits 9:8 LOCK[1:0] : Lock configuration

These bits offer a write protection against software errors.

00: LOCK OFF - No bit is write protected

01: LOCK Level 1 = DTG bits in TIMx_BDTR register, OISx and OISxN bits in TIMx_CR2 register and BKE/BKP/AOE bits in TIMx_BDTR register can no longer be written.

10: LOCK Level 2 = LOCK Level 1 + CC Polarity bits (CCxP/CCxNP bits in TIMx_CCER register, as long as the related channel is configured in output through the CCxS bits) as well as OSSR and OSSI bits can no longer be written.

11: LOCK Level 3 = LOCK Level 2 + CC Control bits (OCxM and OCxPE bits in TIMx_CCMRx registers, as long as the related channel is configured in output through the CCxS bits) can no longer be written.

Note: The LOCK bits can be written only once after the reset. Once the TIMx_BDTR register has been written, their content is frozen until the next reset.

Bits 7:0 DTG[7:0] : Dead-time generator setup

This bit-field defines the duration of the dead-time inserted between the complementary outputs. DT correspond to this duration.

DTG[7:5] = 0xx => DT = DTG[7:0] x \( t_{dtg} \) with \( t_{dtg} = t_{DTS} \)

DTG[7:5] = 10x => DT = (64 + DTG[5:0]) x \( t_{dtg} \) with \( t_{dtg} = 2 \times t_{DTS} \)

DTG[7:5] = 110 => DT = (32 + DTG[4:0]) x \( t_{dtg} \) with \( t_{dtg} = 8 \times t_{DTS} \)

DTG[7:5] = 111 => DT = (32 + DTG[4:0]) x \( t_{dtg} \) with \( t_{dtg} = 16 \times t_{DTS} \)

Example if \( t_{DTS} = 125 \) ns (8 MHz), dead-time possible values are:

0 to 15875 ns by 125 ns steps,

16 µs to 31750 ns by 250 ns steps,

32 µs to 63 µs by 1 µs steps,

64 µs to 126 µs by 2 µs steps

Note: This bit-field can not be modified as long as LOCK level 1, 2 or 3 has been programmed (LOCK bits in TIMx_BDTR register).

43.6.15 TIMx DMA control register (TIMx_DCR)(x = 16 to 17)

Address offset: 0x48

Reset value: 0x0000

1514131211109876543210
Res.Res.Res.DBL[4:0]Res.Res.Res.DBA[4:0]
rwrwrwrwrwrwrwrwrwrw

Bits 15:13 Reserved, must be kept at reset value.

Bits 12:8 DBL[4:0] : DMA burst length

This 5-bit field defines the length of DMA transfers (the timer recognizes a burst transfer when a read or a write access is done to the TIMx_DMAR address), i.e. the number of transfers. Transfers can be in half-words or in bytes (see example below).

00000: 1 transfer,

00001: 2 transfers,

00010: 3 transfers,

...

10001: 18 transfers.

Bits 7:5 Reserved, must be kept at reset value.

Bits 4:0 DBA[4:0] : DMA base address

This 5-bit field defines the base-address for DMA transfers (when read/write access are done through the TIMx_DMAR address). DBA is defined as an offset starting from the address of the TIMx_CR1 register.

Example:

00000: TIMx_CR1,

00001: TIMx_CR2,

00010: TIMx_SMCR,

...

Example: Let us consider the following transfer: DBL = 7 transfers and DBA = TIMx_CR1. In this case the transfer is done to/from 7 registers starting from the TIMx_CR1 address.

43.6.16 TIMx DMA address for full transfer (TIMx_DMAR)(x = 16 to 17)

Address offset: 0x4C

Reset value: 0x0000

1514131211109876543210
DMAB[15:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 15:0 DMAB[15:0] : DMA register for burst accesses

A read or write operation to the DMAR register accesses the register located at the address
\( (\text{TIMx\_CR1 address}) + (\text{DBA} + \text{DMA index}) \times 4 \)

where TIMx_CR1 address is the address of the control register 1, DBA is the DMA base address configured in TIMx_DCR register, DMA index is automatically controlled by the DMA transfer, and ranges from 0 to DBL (DBL configured in TIMx_DCR).

43.6.17 TIM16 alternate function register 1 (TIM16_AF1)

Address offset: 0x60

Reset value: 0x0000 0001

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
1514131211109876543210
Res.Res.Res.Res.BKCM P2PBKCM P1PBKINPBKDF1 BK1ERes.Res.Res.Res.Res.BKCM P2EBKCM P1EBKINE
rwrwrwrwrwrwrw

Bits 31:12 Reserved, must be kept at reset value.

Bit 11 BKCM2P : BRK COMP2 input polarity

This bit selects the COMP2 input sensitivity. It must be programmed together with the BKP polarity bit.

0: COMP2 input is active low

1: COMP2 input is active high

Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).

Bit 10 BKCM1P : BRK COMP1 input polarity

This bit selects the COMP1 input sensitivity. It must be programmed together with the BKP polarity bit.

0: COMP1 input is active low

1: COMP1 input is active high

Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).

Bit 9 BKINP : BRK BKIN input polarity

This bit selects the BKIN alternate function input sensitivity. It must be programmed together with the BKP polarity bit.

0: BKIN input is active low

1: BKIN input is active high

Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).

Bit 8 BKDFBK1E : BRK dfsdm1_break[1] enable

This bit enables the dfsdm1_break[1] for the timer's BRK input. dfsdm1_break[1] output is 'ORed' with the other BRK sources.

0: dfsdm1_break[1] input disabled

1: dfsdm1_break[1] input enabled

Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).

Bits 7:3 Reserved, must be kept at reset value.

Bit 2 BKCMP2E : BRK COMP2 enable

This bit enables the COMP2 for the timer's BRK input. COMP2 output is 'ORed' with the other BRK sources.

0: COMP2 input disabled

1: COMP2 input enabled

Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).

Bit 1 BKCMP1E : BRK COMP1 enable

This bit enables the COMP1 for the timer's BRK input. COMP1 output is 'ORed' with the other BRK sources.

0: COMP1 input disabled

1: COMP1 input enabled

Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).

Bit 0 BKINE : BRK BKIN input enable

This bit enables the BKIN alternate function input for the timer's BRK input. BKIN input is 'ORed' with the other BRK sources.

0: BKIN input disabled

1: BKIN input enabled

Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).

43.6.18 TIM16 input selection register (TIM16_TISEL)

Address offset: 0x68

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
1514131211109876543210
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.TI1SEL[3:0]
rwrwrwrw

Bits 31:4 Reserved, must be kept at reset value.

Bits 3:0 TI1SEL[3:0] : selects TI1[0] to TI1[15] input

0000: TIM16_CH1 input

0001: LSI

0010: LSE

0011: WKUP_IT

Other: Reserved

43.6.19 TIM17 alternate function register 1 (TIM17_AF1)

Address offset: 0x60

Reset value: 0x0000 0001

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
1514131211109876543210
Res.Res.Res.Res.BKCM P2PBKCM P1PBKINPBKDF1 BK2ERes.Res.Res.Res.Res.BKCM P2EBKCM P1EBKINE
rwrwrwrwrwrwrw

Bits 31:12 Reserved, must be kept at reset value.

Bit 11 BKCM2P : BRK COMP2 input polarity

This bit selects the COMP2 input sensitivity. It must be programmed together with the BKP polarity bit.

0: COMP2 input is active low

1: COMP2 input is active high

Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).

Bit 10 BKCM1P : BRK COMP1 input polarity

This bit selects the COMP1 input sensitivity. It must be programmed together with the BKP polarity bit.

0: COMP1 input is active low

1: COMP1 input is active high

Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).

Bit 9 BKINP : BRK BKIN input polarity

This bit selects the BKIN alternate function input sensitivity. It must be programmed together with the BKP polarity bit.

0: BKIN input is active low

1: BKIN input is active high

Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).

Bit 8 BKDF1BK2E : BRK dfsdm1_break[2] enable

This bit enables the dfsdm1_break[2] for the timer's BRK input. dfsdm1_break[2] output is 'ORed' with the other BRK sources.

0: dfsdm1_break[2] input disabled

1: dfsdm1_break[2] input enabled

Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).

Bits 7:3 Reserved, must be kept at reset value.

Bit 2 BKCMP2E : BRK COMP2 enable

This bit enables the COMP2 for the timer's BRK input. COMP2 output is 'ORed' with the other BRK sources.

0: COMP2 input disabled

1: COMP2 input enabled

Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).

Bit 1 BKCMP1E : BRK COMP1 enable

This bit enables the COMP1 for the timer's BRK input. COMP1 output is 'ORed' with the other BRK sources.

0: COMP1 input disabled

1: COMP1 input enabled

Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).

Bit 0 BKINE : BRK BKIN input enable

This bit enables the BKIN alternate function input for the timer's BRK input. BKIN input is 'ORed' with the other BRK sources.

0: BKIN input disabled

1: BKIN input enabled

Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx_BDTR register).

43.6.20 TIM17 input selection register (TIM17_TISEL)

Address offset: 0x68

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
1514131211109876543210
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.TI1SEL[3:0]
rwrwrwrw

Bits 31:4 Reserved, must be kept at reset value.

Bits 3:0 TI1SEL[3:0] : selects TI1[0] to TI1[15] input

0000: TIM17_CH1 input

0010: HSE_1MHz

0011: MCO1

Others: Reserved

43.6.21 TIM16/TIM17 register map

TIM16/TIM17 registers are mapped as 16-bit addressable registers as described in the table below:

Table 370. TIM16/TIM17 register map and reset values
OffsetRegister name313029282726252423222120191817161514131211109876543210
0x00TIMx_CR1Res.UIFREMARes.CKD [1:0]ARPERes.OPMURSUDISCEN
Reset value00000000
0x04TIMx_CR2Res.OIS1NOIS1Res.CCDSCCUSRes.CCPC
Reset value00000
0x0CTIMx_DIERRes.CC1DEUDEBIERes.COMIERes.CC1IEUIE
Reset value000000
0x10TIMx_SRRes.CC1OFRes.BIFRes.COMIFRes.CC1IFUIF
Reset value00000
0x14TIMx_EGRRes.BGRes.COMGRes.CC1GUG
Reset value0000
0x18TIMx_CCMR1
Output Compare mode
Res.OC1M[3]Res.OC1M [2:0]OC1PEOC1FECC1S [1:0]
Reset value00000000
TIMx_CCMR1
Input Capture mode
Res.IC1F[3:0]IC1PSC [1:0]CC1S [1:0]
Reset value00000000
0x20TIMx_CCERRes.CC1NPCC1NECC1PCC1E
Reset value0000
0x24TIMx_CNTUIFCPY or Res.Res.CNT[15:0]
Reset value00000000000000000
0x28TIMx_PSCRes.PSC[15:0]
Reset value0000000000000000
0x2CTIMx_ARRRes.ARR[15:0]
Reset value1111111111111111

Table 370. TIM16/TIM17 register map and reset values (continued)

OffsetRegister name313029282726252423222120191817161514131211109876543210
0x30TIMx_RCRRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.REP[7:0]
Reset value00000000
0x34TIMx_CCR1Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.CCR1[15:0]
Reset value000000000000000
0x44TIMx_BDTRRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.BKF[3:0]MOEADEBKPBKEOSSROSSILOCK
K
[1:0]
DTG[7:0]
Reset value0000000000000000000
0x48TIMx_DCRRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.DBL[4:0]Res.Res.Res.DBA[4:0]
Reset value000000000
0x4CTIMx_DMARRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.DMAB[15:0]
Reset value000000000000000
0x60TIM16_AF1Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.BKCOMP2PBKCOMP1PBKINPBKDF1BK1ERes.Res.Res.Res.Res.Res.BKCOMP2EBKCOMP1E
Reset value000000
0x60TIM17_AF1Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.BKCOMP2PBKCOMP1PBKINPBKDF1BK2ERes.Res.Res.Res.Res.Res.BKCOMP2EBKCOMP1E
Reset value000000
0x68TIM16_TISELRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.TI1SEL[3:0]
Reset value00
0x68TIM17_TISELRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.TI1SEL[3:0]
Reset value00
Refer to Section 2.3 on page 134 for the register boundary addresses.