8. General-purpose I/Os (GPIO)

8.1 Introduction

Each general-purpose I/O port has four 32-bit configuration registers (GPIOx_MODER, GPIOx_OTYPER, GPIOx_OSPEEDR and GPIOx_PUPDR), two 32-bit data registers (GPIOx_IDR and GPIOx_ODR) and a 32-bit set/reset register (GPIOx_BSRR). In addition all GPIOs have a 32-bit locking register (GPIOx_LCKR) and two 32-bit alternate function selection registers (GPIOx_AFRH and GPIOx_AFRL).

8.2 GPIO main features

8.3 GPIO functional description

Subject to the specific hardware characteristics of each I/O port listed in the datasheet, each port bit of the general-purpose I/O (GPIO) ports can be individually configured by software in several modes:

Each I/O port bit is freely programmable, however the I/O port registers have to be accessed as 32-bit words, half-words or bytes. The purpose of the GPIOx_BSRR register is to allow atomic read/modify accesses to any of the GPIOx_ODR registers. In this way, there is no risk of an IRQ occurring between the read and the modify access.

Figure 19 and Figure 20 show the basic structures of a standard and a 5-Volt tolerant I/O port bit, respectively. Table 39 gives the possible port bit configurations.

Figure 19. Basic structure of an I/O port bit

Figure 19: Basic structure of an I/O port bit. This block diagram shows the internal architecture of a standard I/O port bit. On the left, external connections include 'To on-chip peripheral' (Analog and Alternate function input), 'Read' (from Input data register), 'Write' (to Bit set/reset registers), 'Read/write' (to Output data register), and 'From on-chip peripheral' (Alternate function output). The internal components include an 'Input driver' with an 'on/off' switch and a 'trigger', an 'Output driver' with 'P-MOS' and 'N-MOS' transistors controlled by an 'Output control' block, and 'Pull up' and 'Pull down' resistors. Protection diodes are connected to the 'I/O pin'. The diagram is labeled 'MS31476V1'.
Figure 19: Basic structure of an I/O port bit. This block diagram shows the internal architecture of a standard I/O port bit. On the left, external connections include 'To on-chip peripheral' (Analog and Alternate function input), 'Read' (from Input data register), 'Write' (to Bit set/reset registers), 'Read/write' (to Output data register), and 'From on-chip peripheral' (Alternate function output). The internal components include an 'Input driver' with an 'on/off' switch and a 'trigger', an 'Output driver' with 'P-MOS' and 'N-MOS' transistors controlled by an 'Output control' block, and 'Pull up' and 'Pull down' resistors. Protection diodes are connected to the 'I/O pin'. The diagram is labeled 'MS31476V1'.

Figure 20. Basic structure of a 5-Volt tolerant I/O port bit

Figure 20: Basic structure of a 5-Volt tolerant I/O port bit. This block diagram shows the internal architecture of a 5-Volt tolerant I/O port bit. It is similar to Figure 19 but features a 'TTL Schmitt trigger' in the input driver. The input protection section includes a 'V_DD_FT (1)' potential. The output driver and protection diodes are also present. The diagram is labeled 'ai15939d'.
Figure 20: Basic structure of a 5-Volt tolerant I/O port bit. This block diagram shows the internal architecture of a 5-Volt tolerant I/O port bit. It is similar to Figure 19 but features a 'TTL Schmitt trigger' in the input driver. The input protection section includes a 'V_DD_FT (1)' potential. The output driver and protection diodes are also present. The diagram is labeled 'ai15939d'.

1. \( V_{DD\_FT} \) is a potential specific to five-volt tolerant I/Os and different from \( V_{DD} \) .

Table 39. Port bit configuration table (1)
MODE(i)
[1:0]
OTYPER(i)OSPEED(i)
[1:0]
PUPD(i)I/O configuration
[1][0]
010SPEED
[1:0]
00GP output PP
001GP output PP + PU
010GP output PP + PD
011Reserved
100GP output OD
101GP output OD + PU
110GP output OD + PD
111Reserved (GP output OD)
100SPEED
[1:0]
00AF PP
001AF PP + PU
010AF PP + PD
011Reserved
100AF OD
101AF OD + PU
110AF OD + PD
111Reserved
00xxx00InputFloating
xxx01InputPU
xxx10InputPD
xxx11Reserved (input floating)
11xxx00Input/outputAnalog
xxx01Reserved
xxx10
xxx11
  1. 1. GP = general-purpose, PP = push-pull, PU = pull-up, PD = pull-down, OD = open-drain, AF = alternate function.

8.3.1 General-purpose I/O (GPIO)

During and just after reset, the alternate functions are not active and most of the I/O ports are configured in analog mode.

The debug pins are in AF pull-up/pull-down after reset:

PH3/BOOT0 is in input mode during the reset until at least the end of the option byte loading phase. See Section 8.3.16: Using PH3 as GPIO .

When the pin is configured as output, the value written to the output data register (GPIOx_ODR) is output on the I/O pin. It is possible to use the output driver in push-pull mode or open-drain mode (only the low level is driven, high level is HI-Z).

The input data register (GPIOx_IDR) captures the data present on the I/O pin at every AHB clock cycle.

All GPIO pins have weak internal pull-up and pull-down resistors, which can be activated or not depending on the value in the GPIOx_PUPDR register.

8.3.2 I/O pin alternate function multiplexer and mapping

The device I/O pins are connected to on-board peripherals/modules through a multiplexer that allows only one peripheral alternate function (AF) connected to an I/O pin at a time. In this way, there can be no conflict between peripherals available on the same I/O pin.

Each I/O pin (except PH3) has a multiplexer with up to sixteen alternate function inputs (AF0 to AF15) that can be configured through the GPIOx_AFRL (for pin 0 to 7) and GPIOx_AFRH (for pin 8 to 15) registers:

In addition to this flexible I/O multiplexing architecture, each peripheral has alternate functions mapped onto different I/O pins to optimize the number of peripherals available in smaller packages.

To use an I/O in a given configuration, the user has to proceed as follows:

Refer to the “Alternate function mapping” table in the device datasheet for the detailed mapping of the alternate function I/O pins.

8.3.3 I/O port control registers

Each of the GPIO ports has four 32-bit memory-mapped control registers (GPIOx_MODER, GPIOx_OTYPER, GPIOx_OSPEEDR, GPIOx_PUPDR) to configure up to 16 I/Os. The GPIOx_MODER register is used to select the I/O mode (input, output, AF, analog). The GPIOx_OTYPER and GPIOx_OSPEEDR registers are used to select the output type (push-pull or open-drain) and speed. The GPIOx_PUPDR register is used to select the pull-up/pull-down whatever the I/O direction.

8.3.4 I/O port state in Low-power modes

In Standby and Shutdown modes, the GPIO digital interface is not powered, and the GPIO ports configuration is controlled by PWR. The configuration is forced externally by the PWR control. The PWR_PUCRx and PWR_PDCRx registers, together with the APC bit from the PWR_CR3 register, must be used to fix the GPIO pin states during deep low-power modes to prevent disturbing external components and buses and to optimize power consumption.

Exiting Shutdown mode causes a power-on reset, resetting the PWR_PUCRx and PWR_PDCRx registers and setting the GPIO as floating until reinitialized by the application.

Note: Exiting Shutdown mode causes a power reset, which also resets the PWR registers, thus resetting the GPIO configuration to analog mode until it is reinitialized by the application software.

8.3.5 I/O port data registers

Each GPIO has two 16-bit memory-mapped data registers: input and output data registers (GPIOx_IDR and GPIOx_ODR). GPIOx_ODR stores the data to be output, it is read/write accessible. The data input through the I/O are stored into the input data register (GPIOx_IDR), a read-only register.

See Section 8.5.5: GPIO port input data register (GPIOx_IDR) (x = A to E, H) and Section 8.5.6: GPIO port output data register (GPIOx_ODR) (x = A to E, H) for the register descriptions.

8.3.6 I/O data bitwise handling

The bit set reset register (GPIOx_BSRR) is a 32-bit register which allows the application to set and reset each individual bit in the output data register (GPIOx_ODR). The bit set reset register has twice the size of GPIOx_ODR.

To each bit in GPIOx_ODR, correspond two control bits in GPIOx_BSRR: BS(i) and BR(i). When written to 1, bit BS(i) sets the corresponding ODR(i) bit. When written to 1, bit BR(i) resets the ODR(i) corresponding bit.

Writing any bit to 0 in GPIOx_BSRR does not have any effect on the corresponding bit in GPIOx_ODR. If there is an attempt to both set and reset a bit in GPIOx_BSRR, the set action takes priority.

Using the GPIOx_BSRR register to change the values of individual bits in GPIOx_ODR is a “one-shot” effect that does not lock the GPIOx_ODR bits. The GPIOx_ODR bits can always be accessed directly. The GPIOx_BSRR register provides a way of performing atomic bitwise handling.

There is no need for the software to disable interrupts when programming the GPIOx_ODR at bit level: it is possible to modify one or more bits in a single atomic AHB write access.

8.3.7 GPIO locking mechanism

It is possible to freeze the GPIO control registers by applying a specific write sequence to the GPIOx_LCKR register. The frozen registers are GPIOx_MODER, GPIOx_OTYPER, GPIOx_OSPEEDR, GPIOx_PUPDR, GPIOx_AFRL and GPIOx_AFRH.

To write the GPIOx_LCKR register, a specific write / read sequence has to be applied. When the right LOCK sequence is applied to bit 16 in this register, the value of LCKR[15:0] is used to lock the configuration of the I/Os (during the write sequence the LCKR[15:0] value must be the same). When the LOCK sequence has been applied to a port bit, the value of the port bit can no longer be modified until the next MCU reset or peripheral reset. Each GPIOx_LCKR bit freezes the corresponding bit in the control registers (GPIOx_MODER, GPIOx_OTYPER, GPIOx_OSPEEDR, GPIOx_PUPDR, GPIOx_AFRL and GPIOx_AFRH).

The LOCK sequence (refer to Section 8.5.8: GPIO port configuration lock register (GPIOx_LCKR) (x = A to E, H) ) can only be performed using a word (32-bit long) access to the GPIOx_LCKR register due to the fact that GPIOx_LCKR bit 16 has to be set at the same time as the [15:0] bits.

For more details refer to LCKR register description in Section 8.5.8: GPIO port configuration lock register (GPIOx_LCKR) (x = A to E, H) .

8.3.8 I/O alternate function input/output

Two registers are provided to select one of the alternate function inputs/outputs available for each I/O. With these registers, the user can connect an alternate function to some other pin as required by the application.

This means that a number of possible peripheral functions are multiplexed on each GPIO using the GPIOx_AFRL and GPIOx_AFRH alternate function registers. The application can thus select any one of the possible functions for each I/O. The AF selection signal being common to the alternate function input and alternate function output, a single channel is selected for the alternate function input/output of a given I/O.

To know which functions are multiplexed on each GPIO pin refer to the device datasheet.

No alternate function is mapped on PH3.

8.3.9 External interrupt/wakeup lines

All ports have external interrupt capability. To use external interrupt lines, the port can be configured in input, output or alternate function mode (the port must not be configured in analog mode). Refer to Section 13: Extended interrupts and events controller (EXTI) and to Section 13.3.2: Wakeup event management .

8.3.10 Input configuration

When the I/O port is programmed as input:

Figure 21 shows the input configuration of the I/O port bit.

Figure 21. Input floating/pull up/pull down configurations

Schematic diagram of an I/O port bit configuration for input mode.

The diagram illustrates the internal circuitry of an I/O port bit when configured as input. On the left, external signals 'Read', 'Write', and 'Read/write' are shown. 'Read' connects to the 'Input data register'. 'Write' connects to the 'Bit set/reset registers'. 'Read/write' connects to the 'Output data register'. The 'Bit set/reset registers' and 'Output data register' are both connected to a central dashed box. Inside this box, the 'Output data register' connects to an 'output driver' (represented by a switch). The 'Bit set/reset registers' connect to a 'TTL Schmitt trigger' (represented by a triangle with a hysteresis symbol) via an 'input driver'. The 'TTL Schmitt trigger' has an 'on' control input. The 'output driver' switch is shown in the open position, indicating that the output buffer is disabled in input mode. The Schmitt trigger output is connected to the 'Input data register'. To the right of the dashed box, the 'I/O pin' is shown. It is connected to the 'TTL Schmitt trigger' input and to two protection diodes. One diode is connected to VDDIOx and the other to VSS. Pull-up and pull-down resistors are also connected to the I/O pin, controlled by 'on/off' switches. The pull-up resistor is connected to VDDIOx and the pull-down resistor to VSS. The diagram is labeled 'MS31477V1' in the bottom right corner.

Schematic diagram of an I/O port bit configuration for input mode.

8.3.11 Output configuration

When the I/O port is programmed as output:

Figure 22 shows the output configuration of the I/O port bit.

Figure 22. Output configuration

Figure 22. Output configuration. A block diagram showing the internal circuitry of an I/O port bit. On the left, there are control signals: 'Read' for the Input data register, 'Write' for Bit set/reset registers, and 'Read/write' for the Output data register. The Input data register is connected to a TTL Schmitt trigger. The Output data register is connected to an Output control block. The Output control block is connected to a P-MOS and an N-MOS transistor. The P-MOS is connected to VDDIOx and the N-MOS is connected to Vss. The transistors are labeled 'Push-pull or Open-drain'. The I/O pin is connected to the transistors and has protection diodes to VDDIOx and Vss. There are also pull-up and pull-down resistors connected to the I/O pin. The diagram is labeled MS31478V1.
Figure 22. Output configuration. A block diagram showing the internal circuitry of an I/O port bit. On the left, there are control signals: 'Read' for the Input data register, 'Write' for Bit set/reset registers, and 'Read/write' for the Output data register. The Input data register is connected to a TTL Schmitt trigger. The Output data register is connected to an Output control block. The Output control block is connected to a P-MOS and an N-MOS transistor. The P-MOS is connected to VDDIOx and the N-MOS is connected to Vss. The transistors are labeled 'Push-pull or Open-drain'. The I/O pin is connected to the transistors and has protection diodes to VDDIOx and Vss. There are also pull-up and pull-down resistors connected to the I/O pin. The diagram is labeled MS31478V1.

8.3.12 Alternate function configuration

When the I/O port is programmed as alternate function:

Note: The alternate function configuration described above is not applied when the selected alternate function is an LCD function or a SWPMI_IO. In this case, the I/O, programmed as an alternate function output, is configured as described in the analog configuration.

Figure 23 shows the alternate function configuration of the I/O port bit.

Figure 23. Alternate function configuration

Figure 23: Alternate function configuration diagram. This schematic shows the internal architecture of an I/O port bit configured for alternate function. On the left, an 'Alternate function input' from an on-chip peripheral is connected to an 'Input data register'. A 'Read' signal is associated with this register. Below it, 'Bit set/reset registers' are connected to an 'Output data register' via 'Write' and 'Read/write' signals. An 'Alternate function output' from an on-chip peripheral is also connected to the 'Output data register'. The 'Input data register' feeds into a 'TTL Schmitt trigger' which is turned 'on'. The 'Output data register' feeds into an 'Output control' block, which drives a pair of P-MOS and N-MOS transistors configured as a 'push-pull or open-drain' output driver. The 'I/O pin' is connected to the output of these transistors and to two 'protection diodes' (one to VDDIOx, one to VSS). Weak pull-up and pull-down resistors are also connected to the I/O pin, controlled by 'on/off' and 'bn/off' signals. The entire internal logic is enclosed in a dashed box, with the identifier 'MSv34756V1' in the bottom right corner.
Figure 23: Alternate function configuration diagram. This schematic shows the internal architecture of an I/O port bit configured for alternate function. On the left, an 'Alternate function input' from an on-chip peripheral is connected to an 'Input data register'. A 'Read' signal is associated with this register. Below it, 'Bit set/reset registers' are connected to an 'Output data register' via 'Write' and 'Read/write' signals. An 'Alternate function output' from an on-chip peripheral is also connected to the 'Output data register'. The 'Input data register' feeds into a 'TTL Schmitt trigger' which is turned 'on'. The 'Output data register' feeds into an 'Output control' block, which drives a pair of P-MOS and N-MOS transistors configured as a 'push-pull or open-drain' output driver. The 'I/O pin' is connected to the output of these transistors and to two 'protection diodes' (one to VDDIOx, one to VSS). Weak pull-up and pull-down resistors are also connected to the I/O pin, controlled by 'on/off' and 'bn/off' signals. The entire internal logic is enclosed in a dashed box, with the identifier 'MSv34756V1' in the bottom right corner.

8.3.13 Analog configuration

When the I/O port is programmed as analog configuration:

Figure 24 shows the high-impedance, analog-input configuration of the I/O port bits.

Figure 24. High impedance-analog configuration

Figure 24: High impedance-analog configuration diagram. This schematic shows the internal architecture of an I/O port bit configured for analog input. An 'Analog' signal from an on-chip peripheral is connected to the 'I/O pin'. The 'I/O pin' is connected to two 'protection diodes' (one to VDDIOx, one to VSS). Inside the chip, the 'I/O pin' is connected to the output of a 'TTL Schmitt trigger' which is turned 'off' and forced to a constant value of '0'. The 'Input data register' is connected to the output of the Schmitt trigger, and a 'Read' signal is associated with it. Below the Schmitt trigger, there is a switch that can connect the 'I/O pin' directly to the 'Output data register'. In this analog configuration, this switch is open. The 'Output data register' is connected to 'Bit set/reset registers' via 'Write' and 'Read/write' signals. The identifier 'MS31480V1' is in the bottom right corner.
Figure 24: High impedance-analog configuration diagram. This schematic shows the internal architecture of an I/O port bit configured for analog input. An 'Analog' signal from an on-chip peripheral is connected to the 'I/O pin'. The 'I/O pin' is connected to two 'protection diodes' (one to VDDIOx, one to VSS). Inside the chip, the 'I/O pin' is connected to the output of a 'TTL Schmitt trigger' which is turned 'off' and forced to a constant value of '0'. The 'Input data register' is connected to the output of the Schmitt trigger, and a 'Read' signal is associated with it. Below the Schmitt trigger, there is a switch that can connect the 'I/O pin' directly to the 'Output data register'. In this analog configuration, this switch is open. The 'Output data register' is connected to 'Bit set/reset registers' via 'Write' and 'Read/write' signals. The identifier 'MS31480V1' is in the bottom right corner.

8.3.14 Using the HSE or LSE oscillator pins as GPIOs

When the HSE or LSE oscillator is switched OFF (default state after reset), the related oscillator pins can be used as normal GPIOs.

When the HSE or LSE oscillator is switched ON (by setting the HSEON or LSEON bit in the RCC_CSR register) the oscillator takes control of its associated pins and the GPIO configuration of these pins has no effect.

When the oscillator is configured in a user external clock mode, only the pin is reserved for clock input and the OSC_OUT or OSC32_OUT pin can still be used as normal GPIO.

8.3.15 Using the GPIO pins in the RTC supply domain

The PC13/PC14/PC15 GPIO functionality is lost when the core supply domain is powered off (when the device enters Standby mode). In this case, if their GPIO configuration is not bypassed by the RTC configuration, these pins are set in an analog input mode.

For details about I/O control by the RTC, refer to Section 37.3: RTC functional description .

8.3.16 Using PH3 as GPIO

PH3 may be used as boot pin (BOOT0) or as a GPIO. Depending on the nSWBOOT0 bit in the user option byte, it switches from the input mode to the analog input mode:

8.4 GPIO in low-power modes

Table 40. Status of GPIO in low-power modes

ModeDescription
SleepNo effect. GPIO (EXTI) interrupts cause the device to exit Sleep mode.
StopNo effect. GPIO (EXTI) interrupts cause the device to exit Stop mode.
StandbyThe GPIO digital interface is powered down and must be reinitialized after exiting Standby mode. Wakeup pins can be configured to cause the device to exit Standby mode. GPIOs are set to analog mode by hardware. Pull-up or pull-down can be enabled by PWR_PUCRx and PWR_PDCRx registers to maintain a defined level on the I/O. When exiting from Standby mode, this setting is kept until the APC bit in the PWR_CR3 register is cleared by user software.
ShutdownThe GPIO digital interface is powered down and must be reinitialized after exiting Shutdown mode. Wakeup pins could be configured to cause the device to exit Shutdown mode. GPIOs are set to analog mode by hardware. Pull-up or pull-down can be enabled by PWR_PUCRx and PWR_PDCRx registers to keep a defined level on the I/O during Shutdown mode. This setting is reset when exiting and GPIO becomes floating until reinitialized by the application. When exiting from Shutdown mode, this setting is reset, reconfiguring GPIO ports to their respective reset configuration.

8.5 GPIO registers

For a summary of register bits, register address offsets and reset values, refer to Table 41 .

The peripheral registers can be written in word, half word or byte mode.

8.5.1 GPIO port mode register (GPIOx_MODER) (x = A to E, H)

Address offset: 0x00

Reset value: 0xABFF FFFF (for port A)

Reset value: 0xFFFF FEBF (for port B)

Reset value: 0xFFFF FFFF for ports C..E

Reset value: 0x0000 000F (for port H)

31302928272625242322212019181716
MODE15[1:0]MODE14[1:0]MODE13[1:0]MODE12[1:0]MODE11[1:0]MODE10[1:0]MODE9[1:0]MODE8[1:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw
1514131211109876543210
MODE7[1:0]MODE6[1:0]MODE5[1:0]MODE4[1:0]MODE3[1:0]MODE2[1:0]MODE1[1:0]MODE0[1:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 31:0 MODE[15:0][1:0] : Port x configuration I/O pin y (y = 15 to 0)

These bits are written by software to configure the I/O mode.

00: Input mode

01: General purpose output mode

10: Alternate function mode

11: Analog mode (reset state)

8.5.2 GPIO port output type register (GPIOx_OTYPER) (x = A to E, H)

Address offset: 0x04

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
1514131211109876543210
OT15OT14OT13OT12OT11OT10OT9OT8OT7OT6OT5OT4OT3OT2OT1OT0
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 OT[15:0] : Port x configuration I/O pin y (y = 15 to 0)

These bits are written by software to configure the I/O output type.

0: Output push-pull (reset state)

1: Output open-drain

8.5.3 GPIO port output speed register (GPIOx_OSPEEDR) (x = A to E, H)

Address offset: 0x08

Reset value: 0x0C00 0000 (for port A)

Reset value: 0x0000 0000 (for the other ports)

31302928272625242322212019181716
OSPEED15
[1:0]
OSPEED14
[1:0]
OSPEED13
[1:0]
OSPEED12
[1:0]
OSPEED11
[1:0]
OSPEED10
[1:0]
OSPEED9
[1:0]
OSPEED8
[1:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw
1514131211109876543210
OSPEED7
[1:0]
OSPEED6
[1:0]
OSPEED5
[1:0]
OSPEED4
[1:0]
OSPEED3
[1:0]
OSPEED2
[1:0]
OSPEED1
[1:0]
OSPEED0
[1:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 31:0 OSPEED[15:0][1:0] : Port x configuration I/O pin y (y = 15 to 0)

These bits are written by software to configure the I/O output speed.

00: Low speed

01: Medium speed

10: High speed

11: Very high speed

Note: Refer to the device datasheet for the frequency specifications and the power supply and load conditions for each speed..

8.5.4 GPIO port pull-up/pull-down register (GPIOx_PUPDR) (x = A to E, H)

Address offset: 0x0C

Reset value: 0x6400 0000 (for port A)

Reset value: 0x0000 0100 (for port B)

Reset value: 0x0000 0000 (for other ports)

31302928272625242322212019181716
PUPD15[1:0]PUPD14[1:0]PUPD13[1:0]PUPD12[1:0]PUPD11[1:0]PUPD10[1:0]PUPD9[1:0]PUPD8[1:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw
1514131211109876543210
PUPD7[1:0]PUPD6[1:0]PUPD5[1:0]PUPD4[1:0]PUPD3[1:0]PUPD2[1:0]PUPD1[1:0]PUPD0[1:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 31:0 PUPD[15:0][1:0] : Port x configuration I/O pin y (y = 15 to 0)

These bits are written by software to configure the I/O pull-up or pull-down

00: No pull-up, pull-down

01: Pull-up

10: Pull-down

11: Reserved

8.5.5 GPIO port input data register (GPIOx_IDR) (x = A to E, H)

Address offset: 0x10

Reset value: 0x0000 XXXX

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
1514131211109876543210
ID15ID14ID13ID12ID11ID10ID9ID8ID7ID6ID5ID4ID3ID2ID1ID0
rrrrrrrrrrrrrrrr

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 ID[15:0] : Port x input data I/O pin y (y = 15 to 0)

These bits are read-only. They contain the input value of the corresponding I/O port.

8.5.6 GPIO port output data register (GPIOx_ODR) (x = A to E, H)

Address offset: 0x14

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
1514131211109876543210
OD15OD14OD13OD12OD11OD10OD9OD8OD7OD6OD5OD4OD3OD2OD1OD0
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 OD[15:0] : Port output data I/O pin y (y = 15 to 0)

These bits can be read and written by software.

Note: For atomic bit set/reset, the OD bits can be individually set and/or reset by writing to the GPIOx_BSRR register (x = A..F).

8.5.7 GPIO port bit set/reset register (GPIOx_BSRR) (x = A to E, H)

Address offset: 0x18

Reset value: 0x0000 0000

31302928272625242322212019181716
BR15BR14BR13BR12BR11BR10BR9BR8BR7BR6BR5BR4BR3BR2BR1BR0
wwwwwwwwwwwwwwww
1514131211109876543210
BS15BS14BS13BS12BS11BS10BS9BS8BS7BS6BS5BS4BS3BS2BS1BS0
wwwwwwwwwwwwwwww

Bits 31:16 BR[15:0] : Port x reset I/O pin y (y = 15 to 0)

These bits are write-only. A read to these bits returns the value 0x0000.

0: No action on the corresponding ODx bit

1: Resets the corresponding ODx bit

Note: If both BSx and BRx are set, BSx has priority.

Bits 15:0 BS[15:0] : Port x set I/O pin y (y = 15 to 0)

These bits are write-only. A read to these bits returns the value 0x0000.

0: No action on the corresponding ODx bit

1: Sets the corresponding ODx bit

8.5.8 GPIO port configuration lock register (GPIOx_LCKR) (x = A to E, H)

This register is used to lock the configuration of the port bits when a correct write sequence is applied to bit 16 (LCKK). The value of bits [15:0] is used to lock the configuration of the GPIO. During the write sequence, the value of LCKR[15:0] must not change. When the LOCK sequence has been applied on a port bit, the value of this port bit can no longer be modified until the next MCU reset or peripheral reset.

Note: A specific write sequence is used to write to the GPIOx_LCKR register. Only word access (32-bit long) is allowed during this locking sequence.
Each lock bit freezes a specific configuration register (control and alternate function registers).

Address offset: 0x1C

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.LCKK
rw
1514131211109876543210
LCK15LCK14LCK13LCK12LCK11LCK10LCK9LCK8LCK7LCK6LCK5LCK4LCK3LCK2LCK1LCK0
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 31:17 Reserved, must be kept at reset value.

Bit 16 LCKK : Lock key

This bit can be read any time. It can only be modified using the lock key write sequence.

LOCK key write sequence:

WR LCKR[16] = 1 + LCKR[15:0]
WR LCKR[16] = 0 + LCKR[15:0]
WR LCKR[16] = 1 + LCKR[15:0]
RD LCKR
RD LCKR[16] = 1 (this read operation is optional but it confirms that the lock is active)

Note: During the LOCK key write sequence, the value of LCK[15:0] must not change.
Any error in the lock sequence aborts the lock.
After the first lock sequence on any bit of the port, any read access on the LCKK bit returns 1 until the next MCU reset or peripheral reset.

Bits 15:0 LCK[15:0] : Port x lock I/O pin y (y = 15 to 0)

These bits are read/write but can only be written when the LCKK bit is 0.

8.5.9 GPIO alternate function low register (GPIOx_AFRL) (x = A to E, H)

Address offset: 0x20

Reset value: 0x0000 0000

31302928272625242322212019181716
AFSEL7[3:0]AFSEL6[3:0]AFSEL5[3:0]AFSEL4[3:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw
1514131211109876543210
AFSEL3[3:0]AFSEL2[3:0]AFSEL1[3:0]AFSEL0[3:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 31:0 AFSEL[7:0][3:0] : Alternate function selection for port x I/O pin y (y = 7 to 0)

These bits are written by software to configure alternate function I/Os.

0000: AF0
0001: AF1
0010: AF2
0011: AF3
0100: AF4
0101: AF5
0110: AF6
0111: AF7
1000: AF8
1001: AF9
1010: AF10
1011: AF11
1100: AF12
1101: AF13
1110: AF14
1111: AF15

8.5.10 GPIO alternate function high register (GPIOx_AFRH) (x = A to E, H)

Address offset: 0x24

Reset value: 0x0000 0000

31302928272625242322212019181716
AFSEL15[3:0]AFSEL14[3:0]AFSEL13[3:0]AFSEL12[3:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw
1514131211109876543210
AFSEL11[3:0]AFSEL10[3:0]AFSEL9[3:0]AFSEL8[3:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 31:0 AFSEL[15:8][3:0] : Alternate function selection for port x I/O pin y (y = 15 to 8)

These bits are written by software to configure alternate function I/Os.

0000: AF0
0001: AF1
0010: AF2
0011: AF3
0100: AF4
0101: AF5
0110: AF6
0111: AF7
1000: AF8
1001: AF9
1010: AF10
1011: AF11
1100: AF12
1101: AF13
1110: AF14
1111: AF15

8.5.11 GPIO port bit reset register (GPIOx_BRR) (x = A to E, H)

Address offset: 0x28

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
1514131211109876543210
BR15BR14BR13BR12BR11BR10BR9BR8BR7BR6BR5BR4BR3BR2BR1BR0
wwwwwwwwwwwwwwww

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 BR[15:0] : Port x reset IO pin y (y = 15 to 0)

These bits are write-only. A read to these bits returns the value 0x0000.

0: No action on the corresponding ODx bit

1: Reset the corresponding ODx bit

8.5.12 GPIO register map

The following table gives the GPIO register map and reset values.

Table 41. GPIO register map and reset values

OffsetRegister name313029282726252423222120191817161514131211109876543210
0x00GPIOA_MODERMODE15[1:0]MODE14[1:0]MODE13[1:0]MODE12[1:0]MODE11[1:0]MODE10[1:0]MODE9[1:0]MODE8[1:0]MODE7[1:0]MODE6[1:0]MODE5[1:0]MODE4[1:0]MODE3[1:0]MODE2[1:0]MODE1[1:0]MODE0[1:0]
10101011111111111111111111111111
0x00GPIOB_MODERMODE15[1:0]MODE14[1:0]MODE13[1:0]MODE12[1:0]MODE11[1:0]MODE10[1:0]MODE9[1:0]MODE8[1:0]MODE7[1:0]MODE6[1:0]MODE5[1:0]MODE4[1:0]MODE3[1:0]MODE2[1:0]MODE1[1:0]MODE0[1:0]
11111111111111111111111010111111
0x00GPIOx_MODER
(where x = C..E,H)
MODE15[1:0]MODE14[1:0]MODE13[1:0]MODE12[1:0]MODE11[1:0]MODE10[1:0]MODE9[1:0]MODE8[1:0]MODE7[1:0]MODE6[1:0]MODE5[1:0]MODE4[1:0]MODE3[1:0]MODE2[1:0]MODE1[1:0]MODE0[1:0]
11111111111111111111111111111111
0x04GPIOx_OTYPER
(where x = A..E,H)
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.OT15OT14OT13OT12OT11OT10OT9OT8OT7OT6OT5OT4OT3OT2OT1OT0
0000000000000000
0x08GPIOA_OSPEEDROSPEED15[1:0]OSPEED14[1:0]OSPEED13[1:0]OSPEED12[1:0]OSPEED11[1:0]OSPEED10[1:0]OSPEED9[1:0]OSPEED8[1:0]OSPEED7[1:0]OSPEED6[1:0]OSPEED5[1:0]OSPEED4[1:0]OSPEED3[1:0]OSPEED2[1:0]OSPEED1[1:0]OSPEED0[1:0]
00001100000000000000000000000000

Table 41. GPIO register map and reset values (continued)

OffsetRegister name313029282726252423222120191817161514131211109876543210
0x08GPIOx_OSPEEDR
(where x = B..E,H)
OSPEED15[1:0]OSPEED14[1:0]OSPEED13[1:0]OSPEED12[1:0]OSPEED11[1:0]OSPEED10[1:0]OSPEED9[1:0]OSPEED8[1:0]OSPEED7[1:0]OSPEED6[1:0]OSPEED5[1:0]OSPEED4[1:0]OSPEED3[1:0]OSPEED2[1:0]OSPEED1[1:0]OSPEED0[1:0]
Reset value0 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 0
0x0CGPIOA_PUPDRPUPD15[1:0]PUPD14[1:0]PUPD13[1:0]PUPD12[1:0]PUPD11[1:0]PUPD10[1:0]PUPD9[1:0]PUPD8[1:0]PUPD7[1:0]PUPD6[1:0]PUPD5[1:0]PUPD4[1:0]PUPD3[1:0]PUPD2[1:0]PUPD1[1:0]PUPD0[1:0]
Reset value0 11 00 10 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 0
0x0CGPIOB_PUPDRPUPD15[1:0]PUPD14[1:0]PUPD13[1:0]PUPD12[1:0]PUPD11[1:0]PUPD10[1:0]PUPD9[1:0]PUPD8[1:0]PUPD7[1:0]PUPD6[1:0]PUPD5[1:0]PUPD4[1:0]PUPD3[1:0]PUPD2[1:0]PUPD1[1:0]PUPD0[1:0]
Reset value0 00 00 00 00 00 00 00 00 00 00 00 00 10 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 0
0x0CGPIOx_PUPDR
(where x = C..E and H)
PUPD15[1:0]PUPD14[1:0]PUPD13[1:0]PUPD12[1:0]PUPD11[1:0]PUPD10[1:0]PUPD9[1:0]PUPD8[1:0]PUPD7[1:0]PUPD6[1:0]PUPD5[1:0]PUPD4[1:0]PUPD3[1:0]PUPD2[1:0]PUPD1[1:0]PUPD0[1:0]
Reset value0 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 0
0x10GPIOx_IDR
(where x = A..E,H)
ResResResResResResResResResResResResResResResResID15ID14ID13ID12ID11ID10ID9ID8ID7ID6ID5ID4ID3ID2ID1ID0
Reset valuexxxxxxxxxxxxxxx
0x14GPIOx_ODR
(where x = A..E,H)
ResResResResResResResResResResResResResResResResOD15OD14OD13OD12OD11OD10OD9OD8OD7OD6OD5OD4OD3OD2OD1OD0
Reset value0000000000000000
0x18GPIOx_BSRR
(where x = A..E,H)
BR15BR14BR13BR12BR11BR10BR9BR8BR7BR6BR5BR4BR3BR2BR1BR0BS15BS14BS13BS12BS11BS10BS9BS8BS7BS6BS5BS4BS3BS2BS1BS0
Reset value00000000000000000000000000000000
0x1CGPIOx_LCKR
(where x = A..E,H)
ResResResResResResResResResResResResResResResResLCKKLCK15LCK14LCK13LCK12LCK11LCK10LCK9LCK8LCK7LCK6LCK5LCK4LCK3LCK2LCK1LCK0
Reset value0000000000000000
0x20GPIOx_AFRL
(where x = A..E,H)
AFSEL7[3:0]AFSEL6[3:0]AFSEL5[3:0]AFSEL4[3:0]AFSEL3[3:0]AFSEL2[3:0]AFSEL1[3:0]AFSEL0[3:0]
Reset value0 0 0 00 0 0 00 0 0 00 0 0 00 0 0 00 0 0 00 0 0 00 0 0 0
0x24GPIOx_AFRH
(where x = A..E,H)
AFSEL15[3:0]AFSEL14[3:0]AFSEL13[3:0]AFSEL12[3:0]AFSEL11[3:0]AFSEL10[3:0]AFSEL9[3:0]AFSEL8[3:0]
Reset value0 0 0 00 0 0 00 0 0 00 0 0 00 0 0 00 0 0 00 0 0 00 0 0 0
0x28GPIOx_BRR
(where x = A..E,H)
ResResResResResResResResResResResResResResResResBR15BR14BR13BR12BR11BR10BR9BR8BR7BR6BR5BR4BR3BR2BR1BR0
Reset value0000000000000000
Refer to Section 2.2 on page 70 for the register boundary addresses.