13. General-purpose timers (TIM2 to TIM5)
13.1 TIM2 to TIM5 introduction
The general-purpose timers consist of a 16-bit or 32-bit auto-reload counter driven by a programmable prescaler.
They may be used for a variety of purposes, including measuring the pulse lengths of input signals ( input capture ) or generating output waveforms ( output compare and PWM ).
Pulse lengths and waveform periods can be modulated from a few microseconds to several milliseconds using the timer prescaler and the RCC clock controller prescalers.
The timers are completely independent, and do not share any resources. They can be synchronized together as described in Section 13.3.15 .
13.2 TIM2 to TIM5 main features
General-purpose TIMx timer features include:
- • 16-bit (TIM3 and TIM4) or 32-bit (TIM2 and TIM5) up, down, up/down auto-reload counter.
- • 16-bit programmable prescaler used to divide (also “on the fly”) the counter clock frequency by any factor between 1 and 65536.
- • Up to four independent channels for:
- – Input capture
- – Output compare
- – PWM generation (Edge- and Center-aligned modes)
- – One-pulse mode output
- • Synchronization circuit to control the timer with external signals and to interconnect several timers.
- • Interrupt/DMA generation on the following events:
- – Update: counter overflow/underflow, counter initialization (by software or internal/external trigger)
- – Trigger event (counter start, stop, initialization or count by internal/external trigger)
- – Input capture
- – Output compare
- • Supports incremental (quadrature) encoder and hall-sensor circuitry for positioning purposes
- • Trigger input for external clock or cycle-by-cycle current management
Figure 87. General-purpose timer block diagram

13.3 TIM2 to TIM5 functional description
13.3.1 Time-base unit
The main block of the programmable timer is a 16-bit/32-bit counter with its related auto-reload register. The counter can count up. The counter clock can be divided by a prescaler.
The counter, the auto-reload register and the prescaler register can be written or read by software. This is true even when the counter is running.
The time-base unit includes:
- • Counter register (TIMx_CNT)
- • Prescaler register (TIMx_PSC):
- • Auto-Reload register (TIMx_ARR)
The auto-reload register is preloaded. Writing to or reading from the auto-reload register accesses the preload register. The content of the preload register are transferred into the shadow register permanently or at each update event (UEV), depending on the auto-reload preload enable bit (ARPE) in TIMx_CR1 register. The update event is sent when the counter reaches the overflow (or underflow when downcounting) and if the UDIS bit equals 0 in the TIMx_CR1 register. It can also be generated by software. The generation of the update event is described in detail for each configuration.
The counter is clocked by the prescaler output CK_CNT, which is enabled only when the counter enable bit (CEN) in TIMx_CR1 register is set (refer also to the slave mode controller description to get more details on counter enabling).
Note that the actual counter enable signal CNT_EN is set 1 clock cycle after CEN.
Prescaler description
The prescaler can divide the counter clock frequency by any factor between 1 and 65536. It is based on a 16-bit counter controlled through a 16-bit/32-bit register (in the TIMx_PSC register). It can be changed on the fly as this control register is buffered. The new prescaler ratio is taken into account at the next update event.
Figure 88 and Figure 89 give some examples of the counter behavior when the prescaler ratio is changed on the fly:
Figure 88. Counter timing diagram with prescaler division change from 1 to 2

The timing diagram illustrates the behavior of the timer when the prescaler division ratio is changed from 1 to 2. The signals shown are:
- CK_PSC : Prescaler clock signal, a periodic square wave.
- CNT_EN : Counter enable signal, which goes high to enable counting.
- Timerclock = CK_CNT : The clock signal for the counter, which is the output of the prescaler.
- Counter register : Shows the counter values: F7, F8, F9, FA, FB, FC, 00, 01, 02, 03. The values 00, 01, 02, 03 are reached after the prescaler division changes.
- Update event (UEV) : A pulse generated when the counter reaches 00, indicating the start of the new prescaler division.
- Prescaler control register : Shows the value 0 (division by 1) being changed to 1 (division by 2) before the UEV.
- Write a new value in TIMx_PSC : An arrow indicates the write operation to the prescaler control register.
- Prescaler buffer : A buffer that latches the new prescaler value (1) at the UEV.
- Prescaler counter : A counter that divides the CK_PSC frequency. It shows a sequence of 0, 1, 0, 1, 0, 1, 0, 1, indicating a division by 2 after the UEV.
The diagram shows that the prescaler division ratio is changed on the fly by writing a new value to the TIMx_PSC register. The new value is latched into the prescaler buffer at the next update event (UEV), and the prescaler counter then divides the clock frequency by the new ratio (2).
MS35833V1
Figure 89. Counter timing diagram with prescaler division change from 1 to 4

The diagram illustrates the timing of a timer counter and its prescaler. The top signal, CK_PSC, is a periodic clock. CNT_EN is a high-level enable signal. The Timerclock (CK_CNT) is derived from CK_PSC. The Counter register shows a sequence of values: F7, F8, F9, FA, FB, FC, followed by an overflow to 00, and then 01. An Update event (UEV) is generated at the overflow from FC to 00. The Prescaler control register is initially 0 and is changed to 3 by a write operation. The Prescaler buffer and Prescaler counter follow this change. The Prescaler counter counts from 0 to 3, then overflows to 0 and continues to 3. Vertical dashed lines indicate the timing relationships between the signals.
MS35834V1
13.3.2 Counter modes
Upcounting mode
In upcounting mode, the counter counts from 0 to the auto-reload value (content of the TIMx_ARR register), then restarts from 0 and generates a counter overflow event.
An Update event can be generated at each counter overflow or by setting the UG bit in the TIMx_EGR register (by software or by using the slave mode controller).
The UEV event can be disabled by software by setting the UDIS bit in TIMx_CR1 register. This is to avoid updating the shadow registers while writing new values in the preload registers. Then no update event occurs until the UDIS bit has been written to 0. However, the counter restarts from 0, as well as the counter of the prescaler (but the prescale rate does not change). In addition, if the URS bit (update request selection) in TIMx_CR1 register is set, setting the UG bit generates an update event UEV but without setting the UIF flag (thus no interrupt or DMA request is sent). This is to avoid generating both update and capture interrupts when clearing the counter on the capture event.
When an update event occurs, all the registers are updated and the update flag (UIF bit in TIMx_SR register) is set (depending on the URS bit):
- • The buffer of the prescaler is reloaded with the preload value (content of the TIMx_PSC register)
- • The auto-reload shadow register is updated with the preload value (TIMx_ARR)
The following figures show some examples of the counter behavior for different clock frequencies when TIMx_ARR=0x36.
Figure 90. Counter timing diagram, internal clock divided by 1

This timing diagram illustrates the operation of a timer with the internal clock divided by 1. The top signal, CK_INT, is a continuous square wave. Below it, CNT_EN is shown as a horizontal line. The Timerclock (CK_CNT) is a square wave that is active when CNT_EN is high. The Counter register shows a sequence of values: 31, 32, 33, 34, 35, 36, 00, 01, 02, 03, 04, 05, 06, 07. Vertical dashed lines indicate clock edges. The Counter overflow signal is a pulse that goes high when the counter reaches 36 and returns low at 00. The Update event (UEV) and Update interrupt flag (UIF) are also pulses that go high at the overflow point. The diagram is labeled MS35836V1 in the bottom right corner.
Figure 91. Counter timing diagram, internal clock divided by 2

This timing diagram illustrates the operation of a timer with the internal clock divided by 2. CK_INT is a continuous square wave. CNT_EN is a horizontal line. The Timerclock (CK_CNT) is a square wave with half the frequency of CK_INT. The Counter register shows values: 0034, 0035, 0036, 0000, 0001, 0002, 0003. Vertical dashed lines indicate clock edges. The Counter overflow signal goes high at 0036 and returns low at 0000. The Update event (UEV) and Update interrupt flag (UIF) are pulses that go high at the overflow point. The diagram is labeled MS35835V1 in the bottom right corner.
Figure 92. Counter timing diagram, internal clock divided by 4

This timing diagram illustrates the operation of a timer with the internal clock divided by 4. CK_INT is a continuous square wave. CNT_EN is a horizontal line. The Timerclock (CK_CNT) is a square wave with one-quarter the frequency of CK_INT. The Counter register shows values: 0035, 0036, 0000, 0001. Vertical dashed lines indicate clock edges. The Counter overflow signal goes high at 0036 and returns low at 0000. The Update event (UEV) and Update interrupt flag (UIF) are pulses that go high at the overflow point. The diagram is labeled MSV37301V1 in the bottom right corner.
Figure 93. Counter timing diagram, internal clock divided by N

This timing diagram illustrates the relationship between the internal clock and the counter when the internal clock is divided by N. The top signal is CK_INT, a high-frequency square wave. Below it, Timerclock = CK_CNT is a lower-frequency square wave, which is a divided version of CK_INT. The Counter register shows values 1F, 20, and 00. The Counter overflow signal is a pulse that occurs when the counter reaches 20 and rolls over to 00. The Update event (UEV) and Update interrupt flag (UIF) are also shown as pulses that occur at the same time as the counter overflow. The diagram is labeled MSv37302V1 in the bottom right corner.
Figure 94. Counter timing diagram, Update event when ARPE=0 (TIMx_ARR not preloaded)

This timing diagram shows the counter's behavior when ARPE=0 and the auto-reload register (TIMx_ARR) is not preloaded. The signals shown are CK_INT, CNT_EN (counter enable), Timerclock = CK_CNT, Counter register, Counter overflow, Update event (UEV), Update interrupt flag (UIF), and Auto-reload register. The Counter register shows a sequence of values: 31, 32, 33, 34, 35, 36, 00, 01, 02, 03, 04, 05, 06, 07. The Counter overflow signal is a pulse that occurs when the counter reaches 36 and rolls over to 00. The Update event (UEV) and Update interrupt flag (UIF) are also shown as pulses that occur at the same time as the counter overflow. The Auto-reload register shows values FF and 36. An arrow points to the value 36 in the Auto-reload register with the text 'Write a new value in TIMx_ARR'. The diagram is labeled MSv37303V1 in the bottom right corner.
Figure 95. Counter timing diagram, Update event when ARPE=1 (TIMx_ARR preloaded)

The diagram shows the following signals and registers over time:
- CK_PSC : Prescaler clock signal, a periodic square wave.
- CNT_EN : Counter enable signal, which goes high to start counting.
- Timerclock = CK_CNT : Counter clock signal, derived from CK_PSC.
- Counter register : Shows the counter values. It starts at F0, counts up to F5, then overflows to 00, and continues counting up to 07. An arrow indicates a write of a new value (F5) into the TIMx_ARR register.
- Counter overflow : A pulse generated when the counter reaches its maximum value (F5) and rolls over to 00.
- Update event (UEV) : A pulse generated when the counter overflows.
- Update interrupt flag (UIF) : A flag that is set when an update event occurs.
- Auto-reload preload register : Shows the value F5 being written into the register, which is then loaded into the shadow register.
- Auto-reload shadow register : Shows the value F5 being updated to 36 upon the update event.
MSv37304V1
Downcounting mode
In downcounting mode, the counter counts from the auto-reload value (content of the TIMx_ARR register) down to 0, then restarts from the auto-reload value and generates a counter underflow event.
An Update event can be generated at each counter underflow or by setting the UG bit in the TIMx_EGR register (by software or by using the slave mode controller)
The UEV update event can be disabled by software by setting the UDIS bit in TIMx_CR1 register. This is to avoid updating the shadow registers while writing new values in the preload registers. Then no update event occurs until UDIS bit has been written to 0. However, the counter restarts from the current auto-reload value, whereas the counter of the prescaler restarts from 0 (but the prescale rate does not change).
In addition, if the URS bit (update request selection) in TIMx_CR1 register is set, setting the UG bit generates an update event UEV but without setting the UIF flag (thus no interrupt or DMA request is sent). This is to avoid generating both update and capture interrupts when clearing the counter on the capture event.
When an update event occurs, all the registers are updated and the update flag (UIF bit in TIMx_SR register) is set (depending on the URS bit):
- • The buffer of the prescaler is reloaded with the preload value (content of the TIMx_PSC register).
- • The auto-reload active register is updated with the preload value (content of the TIMx_ARR register). Note that the auto-reload is updated before the counter is reloaded, so that the next period is the expected one.
The following figures show some examples of the counter behavior for different clock frequencies when TIMx_ARR=0x36.
Figure 96. Counter timing diagram, internal clock divided by 1

Timing diagram for internal clock divided by 1. The diagram shows the following signals and their relationship over time:
- CK_INT : Internal clock signal, shown as a high-frequency square wave.
- CNT_EN : Counter enable signal, shown as a high-level signal.
- Timerclock = CK_CNT : Timer clock signal, which is the internal clock divided by 1.
- Counter register : The counter register values are shown in a sequence: 05, 04, 03, 02, 01, 00, 36, 35, 34, 33, 32, 31, 30, 2F. The counter counts down from 05 to 00, then rolls over to 36 and continues counting down.
- Counter underflow (cnt_udf) : A signal that goes high when the counter reaches 00.
- Update event (UEV) : A signal that goes high when the counter reaches 00.
- Update interrupt flag (UIF) : A signal that goes high when the counter reaches 00.
MSv37305V1
Figure 97. Counter timing diagram, internal clock divided by 2

Timing diagram for internal clock divided by 2. The diagram shows the following signals and their relationship over time:
- CK_INT : Internal clock signal, shown as a high-frequency square wave.
- CNT_EN : Counter enable signal, shown as a high-level signal.
- Timerclock = CK_CNT : Timer clock signal, which is the internal clock divided by 2.
- Counter register : The counter register values are shown in a sequence: 0002, 0001, 0000, 0036, 0035, 0034, 0033. The counter counts down from 0002 to 0000, then rolls over to 0036 and continues counting down.
- Counter underflow : A signal that goes high when the counter reaches 0000.
- Update event (UEV) : A signal that goes high when the counter reaches 0000.
- Update interrupt flag (UIF) : A signal that goes high when the counter reaches 0000.
MSv37306V1
Figure 98. Counter timing diagram, internal clock divided by 4

Timing diagram for internal clock divided by 4. The diagram shows the following signals and their relationship over time:
- CK_INT : Internal clock signal, shown as a high-frequency square wave.
- CNT_EN : Counter enable signal, shown as a high-level signal.
- Timerclock = CK_CNT : Timer clock signal, which is the internal clock divided by 4.
- Counter register : The counter register values are shown in a sequence: 0001, 0000, 0036, 0035. The counter counts down from 0001 to 0000, then rolls over to 0036 and continues counting down.
- Counter underflow : A signal that goes high when the counter reaches 0000.
- Update event (UEV) : A signal that goes high when the counter reaches 0000.
- Update interrupt flag (UIF) : A signal that goes high when the counter reaches 0000.
MS40511V1
Figure 99. Counter timing diagram, internal clock divided by N

Figure 99 is a timing diagram showing the relationship between the internal clock (CK_INT), the timer clock (Timerclock = CK_CNT), the counter register, counter overflow, update event (UEV), and update interrupt flag (UIF). The CK_INT signal is a square wave. The Timerclock = CK_CNT signal is a divided version of CK_INT. The Counter register shows values 20, 1F, 00, and 36. The Counter overflow signal is a pulse when the counter reaches 00. The Update event (UEV) and Update interrupt flag (UIF) are also pulses. The diagram is labeled MS37340V1.
Figure 100. Counter timing diagram, Update event

Figure 100 is a timing diagram showing the relationship between the internal clock (CK_INT), the counter enable (CNT_EN), the timer clock (Timerclock = CK_CNT), the counter register, counter overflow, update event (UEV), update interrupt flag (UIF), and the auto-reload preload register. The CK_INT signal is a square wave. The CNT_EN signal is a pulse. The Timerclock = CK_CNT signal is a divided version of CK_INT. The Counter register shows values 05, 04, 03, 02, 01, 00, 36, 35, 34, 33, 32, 31, 30, and 2F. The Counter overflow signal is a pulse when the counter reaches 00. The Update event (UEV) and Update interrupt flag (UIF) are also pulses. The Auto-reload preload register shows values FF and 36. An arrow points to the register with the text 'Write a new value in TIMx_ARR'. The diagram is labeled MS37341V1.
Center-aligned mode (up/down counting)
In center-aligned mode, the counter counts from 0 to the auto-reload value (content of the TIMx_ARR register) – 1, generates a counter overflow event, then counts from the auto-reload value down to 1 and generates a counter underflow event. Then it restarts counting from 0.
Center-aligned mode is active when the CMS bits in TIMx_CR1 register are not equal to '00'. The Output compare interrupt flag of channels configured in output is set when: the counter counts down (Center aligned mode 1, CMS = "01"), the counter counts up (Center aligned mode 2, CMS = "10") the counter counts up and down (Center aligned mode 3, CMS = "11").
In this mode, the direction bit (DIR from TIMx_CR1 register) cannot be written. It is updated by hardware and gives the current direction of the counter.
The update event can be generated at each counter overflow and at each counter underflow or by setting the UG bit in the TIMx_EGR register (by software or by using the slave mode controller) also generates an update event. In this case, the counter restarts counting from 0, as well as the counter of the prescaler.
The UEV update event can be disabled by software by setting the UDIS bit in TIMx_CR1 register. This is to avoid updating the shadow registers while writing new values in the preload registers. Then no update event occurs until the UDIS bit has been written to 0. However, the counter continues counting up and down, based on the current auto-reload value.
In addition, if the URS bit (update request selection) in TIMx_CR1 register is set, setting the UG bit generates an update event UEV but without setting the UIF flag (thus no interrupt or DMA request is sent). This is to avoid generating both update and capture interrupt when clearing the counter on the capture event.
When an update event occurs, all the registers are updated and the update flag (UIF bit in TIMx_SR register) is set (depending on the URS bit):
- • The buffer of the prescaler is reloaded with the preload value (content of the TIMx_PSC register).
- • The auto-reload active register is updated with the preload value (content of the TIMx_ARR register). Note that if the update source is a counter overflow, the auto-reload is updated before the counter is reloaded, so that the next period is the expected one (the counter is loaded with the new value).
The following figures show some examples of the counter behavior for different clock frequencies.
Figure 101. Counter timing diagram, internal clock divided by 1, TIMx_ARR=0x6

The timing diagram illustrates the behavior of a timer counter. The signals shown are:
- CK_INT : Internal clock signal, a periodic square wave.
- CNT_EN : Counter enable signal, which goes high to start the counter.
- Timerclock = CK_CNT : Counter clock signal, derived from CK_INT.
- Counter register : Shows the counter values over time: 04, 03, 02, 01, 00, 01, 02, 03, 04, 05, 06, 05, 04, 03. The counter counts down from 04 to 00, then up to 06, then down again.
- Counter underflow : A pulse generated when the counter reaches 00 while counting down.
- Counter overflow : A pulse generated when the counter reaches 06 while counting up.
- Update event (UEV) : A pulse generated when the counter reaches 00 (underflow) or 06 (overflow).
- Update interrupt flag (UIF) : A signal that goes high when an update event occurs and stays high until cleared.
MS37342V1
- 1. Here, center-aligned mode 1 is used, for more details refer to Section 13.4.1: TIMx control register 1 (TIMx_CR1) .
Figure 102. Counter timing diagram, internal clock divided by 2

Timing diagram for Figure 102. The diagram shows the relationship between the internal clock (CK_INT), counter enable (CNT_EN), timer clock (CK_CNT), counter register values, counter underflow, update event (UEV), and update interrupt flag (UIF). The internal clock (CK_INT) is a high-frequency square wave. The counter enable (CNT_EN) is a high-level signal. The timer clock (CK_CNT) is a square wave with a frequency half that of CK_INT. The counter register values are shown in a sequence: 0003, 0002, 0001, 0000, 0001, 0002, 0003. The counter underflow signal is a pulse that goes high when the counter register value is 0000. The update event (UEV) and update interrupt flag (UIF) are also pulses that go high when the counter register value is 0000. The diagram is labeled MS37343V1.
Figure 103. Counter timing diagram, internal clock divided by 4, TIMx_ARR=0x36

Timing diagram for Figure 103. The diagram shows the relationship between the internal clock (CK_INT), counter enable (CNT_EN), timer clock (CK_CNT), counter register values, counter overflow (cnt_ovf), update event (UEV), and update interrupt flag (UIF). The internal clock (CK_INT) is a high-frequency square wave. The counter enable (CNT_EN) is a high-level signal. The timer clock (CK_CNT) is a square wave with a frequency one-fourth that of CK_INT. The counter register values are shown in a sequence: 0034, 0035, 0036, 0035. The counter overflow (cnt_ovf) signal is a pulse that goes high when the counter register value is 0036. The update event (UEV) and update interrupt flag (UIF) are also pulses that go high when the counter register value is 0036. The diagram is labeled MS37344V1.
- 1. Center-aligned mode 2 or 3 is used with an UIF on overflow.
Figure 104. Counter timing diagram, internal clock divided by N

Timing diagram for Figure 104. The diagram shows the relationship between the internal clock (CK_INT), timer clock (CK_CNT), counter register values, counter underflow, update event (UEV), and update interrupt flag (UIF). The internal clock (CK_INT) is a high-frequency square wave. The timer clock (CK_CNT) is a square wave with a frequency one-Nth that of CK_INT. The counter register values are shown in a sequence: 20, 1F, 01, 00. The counter underflow signal is a pulse that goes high when the counter register value is 00. The update event (UEV) and update interrupt flag (UIF) are also pulses that go high when the counter register value is 00. The diagram is labeled MS37345V1.
Figure 105. Counter timing diagram, Update event with ARPE=1 (counter underflow)

The diagram illustrates the timing of a counter underflow event. The CK_INT signal is a periodic clock. CNT_EN is asserted to enable the counter. The Timer clock (CK_CNT) is derived from CK_INT. The Counter register starts at 06 and counts down: 05, 04, 03, 02, 01, 00. At the transition from 01 to 00, the Counter underflow signal pulses. Simultaneously, the Update event (UEV) and Update interrupt flag (UIF) are asserted. The Auto-reload preload register is initially FD. A write to TIMx_ARR occurs just before the underflow, changing the preload to 36. At the underflow event, the preload is copied to the Auto-reload active register, which changes from FD to 36. After the underflow, the counter counts up: 01, 02, 03, 04, 05, 06, 07.
Figure 106. Counter timing diagram, Update event with ARPE=1 (counter overflow)

The diagram illustrates the timing of a counter overflow event. The CK_INT signal is a periodic clock. CNT_EN is asserted to enable the counter. The Timer clock (CK_CNT) is derived from CK_INT. The Counter register starts at F7 and counts up: F8, F9, FA, FB, FC. At the transition from FC to 36, the Counter overflow signal pulses. Simultaneously, the Update event (UEV) and Update interrupt flag (UIF) are asserted. The Auto-reload preload register is initially FD. A write to TIMx_ARR occurs just before the overflow, changing the preload to 36. At the overflow event, the preload is copied to the Auto-reload active register, which changes from FD to 36. After the overflow, the counter counts down: 35, 34, 33, 32, 31, 30, 2F.
13.3.3 Clock selection
The counter clock can be provided by the following clock sources:
- • Internal clock (CK_INT)
- • External clock mode1: external input pin (TIx)
- • External clock mode2: external trigger input (ETR) available on TIM2, TIM3 and TIM4 only.
- • Internal trigger inputs (ITRx): using one timer as prescaler for another timer, for example, Timer can be configured to act as a prescaler for Timer 2. Refer to Using one timer as prescaler for another timer for more details.
Internal clock source (CK_INT)
If the slave mode controller is disabled (SMS=000 in the TIMx_SMCR register), then the CEN, DIR (in the TIMx_CR1 register) and UG bits (in the TIMx_EGR register) are actual control bits and can be changed only by software (except UG which remains cleared automatically). As soon as the CEN bit is written to 1, the prescaler is clocked by the internal clock CK_INT.
Figure 107 shows the behavior of the control circuit and the upcounter in normal mode, without prescaler.
Figure 107. Control circuit in normal mode, internal clock divided by 1

The timing diagram illustrates the relationship between several signals over time. The top signal, 'Internal clock', is a continuous square wave. Below it, 'CEN=CNT_EN' is a control signal that goes high at the first vertical dashed line. The 'UG' (Update Generation) signal goes high at the second vertical dashed line. The 'CNT_INIT' signal goes high at the third vertical dashed line. The 'Counter clock = CK_CNT = CK_PSC' signal is a square wave that starts at the first vertical dashed line. The bottom signal, 'Counter register', shows a sequence of values: 31, 32, 33, 34, 35, 36, 00, 01, 02, 03, 04, 05, 06, 07. The values 31 through 36 are shown in individual boxes, followed by a gap, and then 00 through 07 are shown in individual boxes. Vertical dashed lines indicate key timing points: the first line marks the rising edge of the internal clock and the rising edge of CEN=CNT_EN; the second line marks the rising edge of UG; the third line marks the rising edge of CNT_INIT and the start of the counter register sequence.
External clock source mode 1
This mode is selected when SMS=111 in the TIMx_SMCR register. The counter can count at each rising or falling edge on a selected input.
Figure 108. TI2 external clock connection example
![Block diagram of TI2 external clock connection for TIM2 to TIM5. The diagram shows the signal flow from the TI2 input through a filter (controlled by ICF[3:0] in TIMx_CCMR1) and an edge detector (controlled by CC2P in TIMx_CCER) to generate rising and falling edge signals. These signals are then multiplexed based on the TS[2:0] bits in the TIMx_SMCR register. The selected signal (TI2F_Rising, TI2F_Falling, ITRx, TI1_ED, TI1FP1, TI2FP2, or ETRF) is then processed by an encoder mode block (controlled by ECE and SMS[2:0] in TIMx_SMCR) to produce the CK_PSC output. The diagram also shows the internal clock mode and the TRGI signal.](/RM0368-STM32F401xB-C-401xD-E/9b33f26612e373d186f5199dc2c83400_img.jpg)
The diagram illustrates the internal logic for using the TI2 input as an external clock source. The TI2 pin is connected to a filter block, which is configured by the ICF[3:0] bits in the TIMx_CCMR1 register. The filtered signal is then processed by an edge detector block, which is configured by the CC2P bit in the TIMx_CCER register. The edge detector outputs two signals: TI2F_Rising and TI2F_Falling. These signals are inputs to a multiplexer. The multiplexer is controlled by the TS[2:0] bits in the TIMx_SMCR register, which select between the rising and falling edges of TI2, or other internal/external signals (ITRx, TI1_ED, TI1FP1, TI2FP2, ETRF). The selected signal is then processed by an encoder mode block, which is controlled by the ECE and SMS[2:0] bits in the TIMx_SMCR register. The output of the encoder mode block is the CK_PSC signal. The diagram also shows the internal clock mode (CK_INT) and the TRGI signal.
For example, to configure the upcounter to count in response to a rising edge on the TI2 input, use the following procedure:
- 1. Configure channel 2 to detect rising edges on the TI2 input by writing CC2S= '01 in the TIMx_CCMR1 register.
- 2. Configure the input filter duration by writing the IC2F[3:0] bits in the TIMx_CCMR1 register (if no filter is needed, keep IC2F=0000).
Note: The capture prescaler is not used for triggering, so there's no need to configure it.
- 3. Select rising edge polarity by writing CC2P=0 and CC2NP=0 in the TIMx_CCER register.
- 4. Configure the timer in external clock mode 1 by writing SMS=111 in the TIMx_SMCR register.
- 5. Select TI2 as the input source by writing TS=110 in the TIMx_SMCR register.
- 6. Enable the counter by writing CEN=1 in the TIMx_CR1 register.
When a rising edge occurs on TI2, the counter counts once and the TIF flag is set.
The delay between the rising edge on TI2 and the actual clock of the counter is due to the resynchronization circuit on TI2 input.
Figure 109. Control circuit in external clock mode 1

MS31087V2
External clock source mode 2
This mode is selected by writing ECE=1 in the TIMx_SMCR register.
The counter can count at each rising or falling edge on the external trigger input ETR.
Figure 110 gives an overview of the external trigger input block.
Figure 110. External trigger input block
![Block diagram of the external trigger input block. It shows the path from the ETR pin through an inverter/multiplexer controlled by ETP, a divider controlled by ETPS[1:0], and a filter/downcounter controlled by ETF[3:0] and CK_INT. The resulting ETRF signal enters a final multiplexer that selects the clock source (CK_PSC) based on ECE and SMS[2:0] settings. Other inputs to this final MUX include TI2F/TI1F for Encoder mode, TRGI for External clock mode 1, and CK_INT for internal clock mode.](/RM0368-STM32F401xB-C-401xD-E/433a4eda99087abd42f963e4cd3ce842_img.jpg)
MS37365V1
For example, to configure the upcounter to count each 2 rising edges on ETR, use the following procedure:
- 1. As no filter is needed in this example, write ETF[3:0]=0000 in the TIMx_SMCR register.
- 2. Set the prescaler by writing ETPS[1:0]=01 in the TIMx_SMCR register
- 3. Select rising edge detection on the ETR pin by writing ETP=0 in the TIMx_SMCR register
- 4. Enable external clock mode 2 by writing ECE=1 in the TIMx_SMCR register.
- 5. Enable the counter by writing CEN=1 in the TIMx_CR1 register.
The counter counts once each 2 ETR rising edges.
The delay between the rising edge on ETR and the actual clock of the counter is due to the resynchronization circuit on the ETRP signal.
Figure 111. Control circuit in external clock mode 2

13.3.4 Capture/compare channels
Each Capture/Compare channel (see Figure 112) is built around a capture/compare register (including a shadow register), an input stage for capture (with digital filter, multiplexing and prescaler) and an output stage (with comparator and output control).
The input stage samples the corresponding TIx input to generate a filtered signal TIxF. Then, an edge detector with polarity selection generates a signal (TIxFPx) which can be used as trigger input by the slave mode controller or as the capture command. It is prescaled before the capture register (ICxPS).
Figure 112. Capture/compare channel (example: channel 1 input stage)
![Block diagram of the capture/compare channel input stage for channel 1. It shows the signal flow from TI1 input through a filter downcounter (controlled by ICF[3:0] in TIMx_CCMR1) to an Edge Detector (controlled by CC1P/CC1NP in TIMx_CCER). The Edge Detector outputs TI1F_Rising and TI1F_Falling signals. These are multiplexed with TI2F signals from channel 2 (TI2F_rising and TI2F_falling) to produce TI1FP1. TI1FP1 is then divided by a divider (/1, /2, /4, /8) controlled by CC1S[1:0] and ICPS[1:0] in TIMx_CCMR1 to produce IC1PS. The divider output IC1 is also used as a trigger input (TRC) for the slave mode controller. The diagram also shows the connection to the slave mode controller via TI1F_ED.](/RM0368-STM32F401xB-C-401xD-E/1ada9bf01531c26d05aab3944db30f7b_img.jpg)
The output stage generates an intermediate waveform which is then used for reference: OCxRef (active high). The polarity acts at the end of the chain.
Figure 113. Capture/compare channel 1 main circuit
![Figure 113. Capture/compare channel 1 main circuit diagram. This block diagram shows the internal architecture of capture/compare channel 1. At the top, an APB Bus connects to an MCU-peripheral interface. This interface has two 8-bit (or 16-bit) data paths: 'high' and 'low'. The 'high' path connects to a 'Capture/compare preload register' (S, R inputs) and a 'Capture/compare shadow register'. The 'low' path connects to the same registers. A 'Counter' block is connected to the shadow register and a 'Comparator'. The Comparator outputs 'CNT > CCR1' and 'CNT = CCR1'. The Counter also receives 'IC1PS', 'CC1E', and 'CC1G' (from TIMx_EGR) inputs. The 'Input mode' is determined by 'CC1S[1]' and 'CC1S[0]' via an OR gate. The 'Output mode' is determined by 'write_in_progress', 'write CCR1H', 'write CCR1L', 'CC1S[1]', 'CC1S[0]', 'OC1PE', and 'UEV' (from time base unit) via an OR gate. The 'OC1PE' output is labeled 'TIMx_CCMR1'. The diagram is labeled 'MS33144V1' in the bottom right corner.](/RM0368-STM32F401xB-C-401xD-E/a547b1b51b132a8418cace82164b2104_img.jpg)
Figure 114. Output stage of capture/compare channel (channel 1)
![Figure 114. Output stage of capture/compare channel (channel 1) diagram. This block diagram shows the output stage of capture/compare channel 1. It features an 'Output mode controller' that receives 'ETRF', 'TIMx_CNT > TIMx_CCR1', and 'TIMx_CNT = TIMx_CCR1' inputs. The controller outputs 'oc1ref' to the master mode controller and 'OC1M[2:0]' to the TIMx_CCMR1 register. The 'oc1ref' signal is also connected to a multiplexer (0, 1) and a NOT gate. The multiplexer output is connected to an 'Output Enable Circuit'. The 'Output Enable Circuit' also receives 'CC1P' (from TIMx_CCER) and 'CC1E' (from TIMx_CCER) inputs. The 'Output Enable Circuit' outputs 'OC1'.](/RM0368-STM32F401xB-C-401xD-E/9c23145bad1e3dfaa584de6d9a2619d1_img.jpg)
The capture/compare block is made of one preload register and one shadow register. Write and read always access the preload register.
In capture mode, captures are actually done in the shadow register, which is copied into the preload register.
In compare mode, the content of the preload register is copied into the shadow register which is compared to the counter.
13.3.5 Input capture mode
In Input capture mode, the Capture/Compare registers (TIMx_CCRx) are used to latch the value of the counter after a transition detected by the corresponding ICx signal. When a capture occurs, the corresponding CCxIF flag (TIMx_SR register) is set and an interrupt or a DMA request can be sent if they are enabled. If a capture occurs while the CCxIF flag was already high, then the over-capture flag CCxOF (TIMx_SR register) is set. CCxIF can be cleared by software by writing it to 0 or by reading the captured data stored in the TIMx_CCRx register. CCxOF is cleared when written to 0.
The following example shows how to capture the counter value in TIMx_CCR1 when TI1 input rises. To do this, use the following procedure:
- • Select the active input: TIMx_CCR1 must be linked to the TI1 input, so write the CC1S bits to 01 in the TIMx_CCMR1 register. As soon as CC1S becomes different from 00, the channel is configured in input and the TIMx_CCR1 register becomes read-only.
- • Program the needed input filter duration with respect to the signal connected to the timer (by programming the ICxF bits in the TIMx_CCMRx register if the input is one of the TIx inputs). Let's imagine that, when toggling, the input signal is not stable during at most five internal clock cycles. We must program a filter duration longer than these five clock cycles. We can validate a transition on TI1 when eight consecutive samples with the new level have been detected (sampled at \( f_{DTS} \) frequency). Then write IC1F bits to 0011 in the TIMx_CCMR1 register.
- • Select the edge of the active transition on the TI1 channel by writing the CC1P and CC1NP bits to 00 in the TIMx_CCER register (rising edge in this case).
- • Program the input prescaler. In our example, we wish the capture to be performed at each valid transition, so the prescaler is disabled (write IC1PS bits to 00 in the TIMx_CCMR1 register).
- • Enable capture from the counter into the capture register by setting the CC1E bit in the TIMx_CCER register.
- • If needed, enable the related interrupt request by setting the CC1IE bit in the TIMx_DIER register, and/or the DMA request by setting the CC1DE bit in the TIMx_DIER register.
When an input capture occurs:
- • The TIMx_CCR1 register gets the value of the counter on the active transition.
- • CC1IF flag is set (interrupt flag). CC1OF is also set if at least two consecutive captures occurred whereas the flag was not cleared.
- • An interrupt is generated depending on the CC1IE bit.
- • A DMA request is generated depending on the CC1DE bit.
In order to handle the overcapture, it is recommended to read the data before the overcapture flag. This is to avoid missing an overcapture which could happen after reading the flag and before reading the data.
Note: IC interrupt and/or DMA requests can be generated by software by setting the corresponding CCxG bit in the TIMx_EGR register.
13.3.6 PWM input mode
This mode is a particular case of input capture mode. The procedure is the same except:
- • Two ICx signals are mapped on the same TIx input.
- • These 2 ICx signals are active on edges with opposite polarity.
- • One of the two TIxFP signals is selected as trigger input and the slave mode controller is configured in reset mode.
For example, the user can measure the period (in TIMx_CCR1 register) and the duty cycle (in TIMx_CCR2 register) of the PWM applied on TI1 using the following procedure (depending on CK_INT frequency and prescaler value):
- • Select the active input for TIMx_CCR1: write the CC1S bits to 01 in the TIMx_CCMR1 register (TI1 selected).
- • Select the active polarity for TI1FP1 (used both for capture in TIMx_CCR1 and counter clear): write the CC1P to '0' and the CC1NP bit to '0' (active on rising edge).
- • Select the active input for TIMx_CCR2: write the CC2S bits to 10 in the TIMx_CCMR1 register (TI1 selected).
- • Select the active polarity for TI1FP2 (used for capture in TIMx_CCR2): write the CC2P bit to '1' and the CC2NP bit to '0' (active on falling edge).
- • Select the valid trigger input: write the TS bits to 101 in the TIMx_SMCR register (TI1FP1 selected).
- • Configure the slave mode controller in reset mode: write the SMS bits to 100 in the TIMx_SMCR register.
- • Enable the captures: write the CC1E and CC2E bits to '1' in the TIMx_CCER register.
Figure 115. PWM input mode timing

The timing diagram shows four horizontal lines representing signals over time:
- TI1: A PWM signal that starts high, goes low, and then goes high again. The first rising edge is labeled "IC1 capture IC2 capture reset counter".
- TIMx_CNT: The timer counter register. It shows a sequence of values: 0004, 0000, 0001, 0002, 0003, 0004, 0000. The counter resets to 0000 at the first rising edge of TI1 and increments until the next falling edge.
- TIMx_CCR1: The capture/compare register 1. It contains the value 0004, which corresponds to the period of the PWM (the time between two rising edges).
- TIMx_CCR2: The capture/compare register 2. It contains the value 0002, which corresponds to the duty cycle (the time the signal is high).
Key events marked by arrows from the TI1 signal to the registers:
- First Rising Edge: Labeled "IC1 capture IC2 capture reset counter". This event resets the counter to 0000 and captures the current counter value (0004) into TIMx_CCR1.
- Falling Edge: Labeled "IC2 capture width measurement". This event captures the current counter value (0002) into TIMx_CCR2.
- Second Rising Edge: Labeled "IC1 capture period measurement". This event captures the current counter value (0004) into TIMx_CCR1, completing the period measurement.
ai15413
13.3.7 Forced output mode
In output mode (CCxS bits = 00 in the TIMx_CCMRx register), each output compare signal (OCxREF and then OCx) can be forced to active or inactive level directly by software, independently of any comparison between the output compare register and the counter.
To force an output compare signal (ocxref/OCx) to its active level, the user just needs to write 101 in the OCxM bits in the corresponding TIMx_CCMRx register. Thus ocxref is forced high (OCxREF is always active high) and OCx get opposite value to CCxP polarity bit.
e.g.: CCxP=0 (OCx active high) => OCx is forced to high level.
ocxref signal can be forced low by writing the OCxM bits to 100 in the TIMx_CCMRx register.
Anyway, the comparison between the TIMx_CCRx shadow register and the counter is still performed and allows the flag to be set. Interrupt and DMA requests can be sent accordingly. This is described in the next section.
13.3.8 Output compare mode
This function is used to control an output waveform or indicating when a period of time has elapsed.
When a match is found between the capture/compare register and the counter, the output compare function:
- • Assigns the corresponding output pin to a programmable value defined by the output compare mode (OCxM bits in the TIMx_CCMRx register) and the output polarity (CCxP bit in the TIMx_CCER register). The output pin can keep its level (OCXM=000), be set active (OCxM=001), be set inactive (OCxM=010) or can toggle (OCxM=011) on match.
- • Sets a flag in the interrupt status register (CCxIF bit in the TIMx_SR register).
- • Generates an interrupt if the corresponding interrupt mask is set (CCXIE bit in the TIMx_DIER register).
- • Sends a DMA request if the corresponding enable bit is set (CCxDE bit in the TIMx_DIER register, CCDS bit in the TIMx_CR2 register for the DMA request selection).
The TIMx_CCRx registers can be programmed with or without preload registers using the OCxPE bit in the TIMx_CCMRx register.
In output compare mode, the update event UEV has no effect on ocxref and OCx output. The timing resolution is one count of the counter. Output compare mode can also be used to output a single pulse (in One-pulse mode).
Procedure:
- 1. Select the counter clock (internal, external, prescaler).
- 2. Write the desired data in the TIMx_ARR and TIMx_CCRx registers.
- 3. Set the CCxIE and/or CCxDE bits if an interrupt and/or a DMA request is to be generated.
- 4. Select the output mode. For example, the user must write OCxM=011, OCxPE=0, CCxP=0 and CCxE=1 to toggle OCx output pin when CNT matches CCRx, CCRx preload is not used, OCx is enabled and active high.
- 5. Enable the counter by setting the CEN bit in the TIMx_CR1 register.
The TIMx_CCRx register can be updated at any time by software to control the output waveform, provided that the preload register is not enabled (OCxPE=0, else TIMx_CCRx shadow register is updated only at the next update event UEV). An example is given in Figure 116.
Figure 116. Output compare mode, toggle on OC1

MS37363V1
13.3.9 PWM mode
Pulse width modulation mode allows generating a signal with a frequency determined by the value of the TIMx_ARR register and a duty cycle determined by the value of the TIMx_CCRx register.
The PWM mode can be selected independently on each channel (one PWM per OCx output) by writing 110 (PWM mode 1) or '111 (PWM mode 2) in the OCxM bits in the TIMx_CCMRx register. The user must enable the corresponding preload register by setting the OCxPE bit in the TIMx_CCMRx register, and eventually the auto-reload preload register by setting the ARPE bit in the TIMx_CR1 register.
As the preload registers are transferred to the shadow registers only when an update event occurs, before starting the counter, the user has to initialize all the registers by setting the UG bit in the TIMx_EGR register.
OCx polarity is software programmable using the CCxP bit in the TIMx_CCER register. It can be programmed as active high or active low. OCx output is enabled by the CCxE bit in the TIMx_CCER register. Refer to the TIMx_CCERx register description for more details.
In PWM mode (1 or 2), TIMx_CNT and TIMx_CCRx are always compared to determine whether \( TIMx\_CCRx \leq TIMx\_CNT \) or \( TIMx\_CNT \leq TIMx\_CCRx \) (depending on the direction of the counter). However, to comply with the ETRF (OCREF can be cleared by an external event through the ETR signal until the next PWM period), the OCREF signal is asserted only:
- • When the result of the comparison changes, or
- • When the output compare mode (OCxM bits in TIMx_CCMRx register) switches from the “frozen” configuration (no comparison, OCxM=‘000’) to one of the PWM modes (OCxM=‘110’ or ‘111’).
This forces the PWM by software while the timer is running.
The timer is able to generate PWM in edge-aligned mode or center-aligned mode depending on the CMS bits in the TIMx_CR1 register.
PWM edge-aligned mode
Upcounting configuration
Upcounting is active when the DIR bit in the TIMx_CR1 register is low. Refer to Upcounting mode .
In the following example, we consider PWM mode 1. The reference PWM signal OCxREF is high as long as \( TIMx\_CNT < TIMx\_CCRx \) else it becomes low. If the compare value in \( TIMx\_CCRx \) is greater than the auto-reload value (in \( TIMx\_ARR \) ) then OCxREF is held at '1'. If the compare value is 0 then OCxREF is held at '0'. Figure 117 shows some edge-aligned PWM waveforms in an example where \( TIMx\_ARR=8 \) .
Figure 117. Edge-aligned PWM waveforms (ARR=8)

The figure illustrates the relationship between the counter register value and the OCxREF signal for different compare register (CCR) values in edge-aligned PWM mode. The counter register (TIMx_CNT) counts from 0 to 8, then resets to 0. Vertical dashed lines mark the counter values 0, 4, 8, and the reset point. The OCxREF signal is shown for four cases:
- CCRx=4: OCxREF is high from counter 0 to 3, and low from 4 to 8. CCxIF is set at counter 4.
- CCRx=8: OCxREF is high from counter 0 to 7, and low at counter 8. CCxIF is set at counter 8.
- CCRx>8: OCxREF is held at a constant high level ('1'). CCxIF is never set.
- CCRx=0: OCxREF is held at a constant low level ('0'). CCxIF is never set.
Downcounting configuration
Downcounting is active when DIR bit in TIMx_CR1 register is high. Refer to Downcounting mode .
In PWM mode 1, the reference signal ocxref is low as long as \( TIMx\_CNT > TIMx\_CCRx \) else it becomes high. If the compare value in \( TIMx\_CCRx \) is greater than the auto-reload value in \( TIMx\_ARR \) , then ocxref is held at '1'. 0% PWM is not possible in this mode.
PWM center-aligned mode
Center-aligned mode is active when the CMS bits in TIMx_CR1 register are different from '00 (all the remaining configurations having the same effect on the ocxref/OCx signals). The compare flag is set when the counter counts up, when it counts down or both when it counts
up and down depending on the CMS bits configuration. The direction bit (DIR) in the TIMx_CR1 register is updated by hardware and must not be changed by software. Refer to Center-aligned mode (up/down counting) .
Figure 118 shows some center-aligned PWM waveforms in an example where:
- • TIMx_ARR=8,
- • PWM mode is the PWM mode 1,
- • The flag is set when the counter counts down corresponding to the center-aligned mode 1 selected for CMS=01 in TIMx_CR1 register.
Figure 118. Center-aligned PWM waveforms (ARR=8)

The figure illustrates the relationship between the counter register values and the resulting PWM signals for different capture/compare register (CCRx) settings. The counter register sequence is: 0, 1, 2, 3, 4, 5, 6, 7, 8, 7, 6, 5, 4, 3, 2, 1, 0, 1. Vertical lines indicate the times when the counter reaches the values 4, 7, 8, and 0.
- CCRx = 4: The OCxREF signal is high from counter 0 to 4 and low from 4 to 8. The CCxIF flag is set on a down-count match (CMS=01) at counter 4 and on an up-count match (CMS=10, 11) at counter 0.
- CCRx = 7: The OCxREF signal is high from counter 0 to 7 and low from 7 to 8. The CCxIF flag is set on a down-count match (CMS=10 or 11) at counter 7 and on an up-count match (CMS=01) at counter 0.
- CCRx = 8: The OCxREF signal is high from counter 0 to 8 and low from 8 to 0. The CCxIF flag is set on a down-count match (CMS=01) at counter 8 and on up-count matches (CMS=10, 11) at counter 0.
- CCRx > 8: The OCxREF signal is always high. The CCxIF flag is set on up-count matches (CMS=01, 10, 11) at counter 0.
- CCRx = 0: The OCxREF signal is always low. The CCxIF flag is set on down-count matches (CMS=01, 10, 11) at counter 0.
Hints on using center-aligned mode:
- • When starting in center-aligned mode, the current up-down configuration is used. It means that the counter counts up or down depending on the value written in the DIR bit
in the TIMx_CR1 register. Moreover, the DIR and CMS bits must not be changed at the same time by the software.
- • Writing to the counter while running in center-aligned mode is not recommended as it can lead to unexpected results. In particular:
- – The direction is not updated if the user writes a value in the counter that is greater than the auto-reload value ( \( TIMx\_CNT > TIMx\_ARR \) ). For example, if the counter was counting up, it continues to count up.
- – The direction is updated if the user writes 0 or write the TIMx_ARR value in the counter but no Update Event UEV is generated.
- • The safest way to use center-aligned mode is to generate an update by software (setting the UG bit in the TIMx_EGR register) just before starting the counter and not to write the counter while it is running.
13.3.10 One-pulse mode
One-pulse mode (OPM) is a particular case of the previous modes. It allows the counter to be started in response to a stimulus and to generate a pulse with a programmable length after a programmable delay.
Starting the counter can be controlled through the slave mode controller. Generating the waveform can be done in output compare mode or PWM mode. Select One-pulse mode by setting the OPM bit in the TIMx_CR1 register. This makes the counter stop automatically at the next update event UEV.
A pulse can be correctly generated only if the compare value is different from the counter initial value. Before starting (when the timer is waiting for the trigger), the configuration must be:
- • In upcounting: \( CNT < CCRx \leq ARR \) (in particular, \( 0 < CCRx \) ),
- • In downcounting: \( CNT > CCRx \) .
Figure 119. Example of one-pulse mode

The diagram illustrates the timing for one-pulse mode. It shows four waveforms over time (t):
- TI2: An input trigger signal showing a single positive pulse.
- OC1REF: A reference signal that transitions from low to high when the counter reaches TIM1_CCR1 and back to low when the counter reaches TIM1_ARR.
- OC1: The output signal, which follows OC1REF, representing the generated pulse.
- Counter: A staircase waveform representing the counter value. It starts at 0 upon the TI2 trigger, increments until it reaches TIM1_ARR, and then stops.
Key timing parameters are marked: \( t_{DELAY} \) is the time from the TI2 trigger to the rising edge of OC1 (when Counter reaches TIM1_CCR1). \( t_{PULSE} \) is the duration of the OC1 pulse (from TIM1_CCR1 to TIM1_ARR). The diagram is labeled with MS31099V1.
For example the user may want to generate a positive pulse on OC1 with a length of \( t_{PULSE} \) and after a delay of \( t_{DELAY} \) as soon as a positive edge is detected on the TI2 input pin.
Let's use TI2FP2 as trigger 1:
- • Map TI2FP2 on TI2 by writing CC2S=01 in the TIMx_CCMR1 register.
- • TI2FP2 must detect a rising edge, write CC2P=0 and CC2NP='0' in the TIMx_CCER register.
- • Configure TI2FP2 as trigger for the slave mode controller (TRGI) by writing TS=110 in the TIMx_SMCR register.
- • TI2FP2 is used to start the counter by writing SMS to '110 in the TIMx_SMCR register (trigger mode).
The OPM waveform is defined by writing the compare registers (taking into account the clock frequency and the counter prescaler).
- • The \( t_{\text{DELAY}} \) is defined by the value written in the TIMx_CCR1 register.
- • The \( t_{\text{PULSE}} \) is defined by the difference between the auto-reload value and the compare value ( \( \text{TIMx\_ARR} - \text{TIMx\_CCR} + 1 \) ).
- • Let us say user wants to build a waveform with a transition from '0 to '1 when a compare match occurs and a transition from '1 to '0 when the counter reaches the auto-reload value. To do this enable PWM mode 2 by writing OC1M=111 in the TIMx_CCMR1 register. The user can optionally enable the preload registers by writing OC1PE=1 in the TIMx_CCMR1 register and ARPE in the TIMx_CR1 register. In this case write the compare value in the TIMx_CCR1 register, the auto-reload value in the TIMx_ARR register, generate an update by setting the UG bit and wait for external trigger event on TI2. CC1P is written to '0 in this example.
In our example, the DIR and CMS bits in the TIMx_CR1 register should be low.
User only wants one pulse (Single mode), so write '1 in the OPM bit in the TIMx_CR1 register to stop the counter at the next update event (when the counter rolls over from the auto-reload value back to 0). When OPM bit in the TIMx_CR1 register is set to '0', so the Repetitive mode is selected.
Particular case: OCx fast enable:
In One-pulse mode, the edge detection on TIx input set the CEN bit which enables the counter. Then the comparison between the counter and the compare value makes the output toggle. But several clock cycles are needed for these operations and it limits the minimum delay \( t_{\text{DELAY min}} \) we can get.
To output a waveform with the minimum delay, the user can set the OCxFE bit in the TIMx_CCMRx register. Then OCxRef (and OCx) is forced in response to the stimulus, without taking in account the comparison. Its new level is the same as if a compare match had occurred. OCxFE acts only if the channel is configured in PWM1 or PWM2 mode.
13.3.11 Clearing the OCxREF signal on an external event
The OCxREF signal for a given channel can be driven Low by applying a High level to the ETRF input (OCxCE enable bit of the corresponding TIMx_CCMRx register set to '1'). The OCxREF signal remains Low until the next update event, UEV, occurs.
This function can only be used in output compare and PWM modes, and does not work in forced mode.
For example, the ETR signal can be connected to the output of a comparator to be used for current handling. In this case, ETR must be configured as follows:
- 1. The external trigger prescaler should be kept off: bits ETPS[1:0] in the TIMx_SMCR register are cleared to 00.
- 2. The external clock mode 2 must be disabled: bit ECE in the TIM1_SMCR register is cleared to 0.
- 3. The external trigger polarity (ETP) and the external trigger filter (ETF) can be configured according to the application's needs.
Figure 120 shows the behavior of the OCxREF signal when the ETRF input becomes high, for both values of the OCxCE enable bit. In this example, the timer TIMx is programmed in PWM mode.
Figure 120. Clearing TIMx OCxREF

- 1. In case of a PWM with a 100% duty cycle (if CCRx>ARR), OCxREF is enabled again at the next counter overflow.
13.3.12 Encoder interface mode
To select Encoder Interface mode write SMS='001' in the TIMx_SMCR register if the counter is counting on TI2 edges only, SMS=010 if it is counting on TI1 edges only and SMS=011 if it is counting on both TI1 and TI2 edges.
Select the TI1 and TI2 polarity by programming the CC1P and CC2P bits in the TIMx_CCER register. When needed, program the input filter as well.
The two inputs TI1 and TI2 are used to interface to an incremental encoder. Refer to Table 53 . The counter is clocked by each valid transition on TI1FP1 or TI2FP2 (TI1 and TI2 after input filter and polarity selection, TI1FP1=TI1 if not filtered and not inverted, TI2FP2=TI2 if not filtered and not inverted) assuming that it is enabled (CEN bit in TIMx_CR1 register written to '1'). The sequence of transitions of the two inputs is evaluated and generates count pulses as well as the direction signal. Depending on the sequence the counter counts up or down, the DIR bit in the TIMx_CR1 register is modified by hardware accordingly. The DIR bit is calculated at each transition on any input (TI1 or TI2), whatever the counter is counting on TI1 only, TI2 only or both TI1 and TI2.
Encoder interface mode acts simply as an external clock with direction selection. This means that the counter just counts continuously between 0 and the auto-reload value in the TIMx_ARR register (0 to ARR or ARR down to 0 depending on the direction). So the user must configure TIMx_ARR before starting. In the same way, the capture, compare, prescaler, trigger output features continue to work as normal.
In this mode, the counter is modified automatically following the speed and the direction of the incremental encoder and its content, therefore, always represents the encoder's position. The count direction correspond to the rotation direction of the connected sensor. The table summarizes the possible combinations, assuming TI1 and TI2 do not switch at the same time.
Table 53. Counting direction versus encoder signals
| Active edge | Level on opposite signal (TI1FP1 for TI2, TI2FP2 for TI1) | TI1FP1 signal | TI2FP2 signal | ||
|---|---|---|---|---|---|
| Rising | Falling | Rising | Falling | ||
| Counting on TI1 only | High | Down | Up | No Count | No Count |
| Low | Up | Down | No Count | No Count | |
| Counting on TI2 only | High | No Count | No Count | Up | Down |
| Low | No Count | No Count | Down | Up | |
| Counting on TI1 and TI2 | High | Down | Up | Up | Down |
| Low | Up | Down | Down | Up | |
An external incremental encoder can be connected directly to the MCU without external interface logic. However, comparators are normally used to convert the encoder's differential outputs to digital signals. This greatly increases noise immunity. The third encoder output which indicate the mechanical zero position, may be connected to an external interrupt input and trigger a counter reset.
Figure 121 gives an example of counter operation, showing count signal generation and direction control. It also shows how input jitter is compensated where both edges are selected. This might occur if the sensor is positioned near to one of the switching points. For this example we assume that the configuration is the following:
- • CC1S= '01' (TIMx_CCMR1 register, TI1FP1 mapped on TI1)
- • CC2S= '01' (TIMx_CCMR1 register, TI2FP2 mapped on TI2)
- • CC1P= '0', CC1NP = '0', IC1F ='0000' (TIMx_CCER register, TI1FP1 noninverted, TI1FP1=TI1)
- • CC2P= '0', CC2NP = '0', IC2F ='0000' (TIMx_CCER register, TI2FP2 noninverted, TI2FP2=TI2)
- • SMS= '011' (TIMx_SMCR register, both inputs are active on both rising and falling edges)
- • CEN = 1 (TIMx_CR1 register, Counter is enabled)

Timing diagram showing the operation of a counter in encoder interface mode. The diagram is divided into five segments: forward, jitter, backward, jitter, and forward. The top two waveforms, TI1 and TI2, represent the encoder signals. The bottom waveform, labeled 'Counter', shows the counter value. In the 'forward' segments, the counter increments ('up'). In the 'backward' segment, the counter decrements ('down'). In the 'jitter' segments, the counter value remains constant. The diagram is labeled MS33107V1.
Figure 122 gives an example of counter behavior when TI1FP1 polarity is inverted (same configuration as above except CC1P=1).
Figure 122. Example of encoder interface mode with TI1FP1 polarity inverted
Timing diagram showing the operation of a counter in encoder interface mode with TI1FP1 polarity inverted. The diagram is divided into five segments: forward, jitter, backward, jitter, and forward. The top two waveforms, TI1 and TI2, represent the encoder signals. The bottom waveform, labeled 'Counter', shows the counter value. In the 'forward' segments, the counter decrements ('down'). In the 'backward' segment, the counter increments ('up'). In the 'jitter' segments, the counter value remains constant. The diagram is labeled MS33108V1.
The timer, when configured in Encoder Interface mode provides information on the sensor's current position. The user can obtain dynamic information (speed, acceleration, deceleration) by measuring the period between two encoder events using a second timer configured in capture mode. The output of the encoder which indicates the mechanical zero can be used for this purpose. Depending on the time between two events, the counter can also be read at regular times. The user can do this by latching the counter value into a third input capture register if available (then the capture signal must be periodic and can be generated by another timer). When available, it is also possible to read its value through a DMA request generated by a Real-Time clock.
13.3.13 Timer input XOR function
The TI1S bit in the TIM_CR2 register, allows the input filter of channel 1 to be connected to the output of a XOR gate, combining the three input pins TIMx_CH1 to TIMx_CH3.
The XOR output can be used with all the timer input functions such as trigger or input capture.
13.3.14 Timers and external trigger synchronization
The TIMx Timers can be synchronized with an external trigger in several modes: Reset mode, Gated mode and Trigger mode.
Slave mode: Reset mode
The counter and its prescaler can be reinitialized in response to an event on a trigger input. Moreover, if the URS bit from the TIMx_CR1 register is low, an update event UEV is generated. Then all the preloaded registers (TIMx_ARR, TIMx_CCRx) are updated.
In the following example, the upcounter is cleared in response to a rising edge on TI1 input:
- • Configure the channel 1 to detect rising edges on TI1. Configure the input filter duration (in this example, no need of any filter, IC1F=0000 kept). The capture prescaler is not used for triggering, so the user does not need to configure it. The CC1S bits select the input capture source only, CC1S = 01 in the TIMx_CCMR1 register. Write CC1P=0 and CC1NP=0 in TIMx_CCER register to validate the polarity (and detect rising edges only).
- • Configure the timer in reset mode by writing SMS=100 in TIMx_SMCR register. Select TI1 as the input source by writing TS=101 in TIMx_SMCR register.
- • Start the counter by writing CEN=1 in the TIMx_CR1 register.
The counter starts counting on the internal clock, then behaves normally until TI1 rising edge. When TI1 rises, the counter is cleared and restarts from 0. In the meantime, the trigger flag is set (TIF bit in the TIMx_SR register) and an interrupt request, or a DMA request can be sent if enabled (depending on the TIE and TDE bits in TIMx_DIER register).
Figure 123 shows this behavior when the auto-reload register TIMx_ARR=0x36. The delay between the rising edge on TI1 and the actual reset of the counter is due to the resynchronization circuit on TI1 input.
Figure 123. Control circuit in reset mode

The timing diagram illustrates the behavior of the timer in reset mode. The TI1 input is shown as a signal that goes high and then low. The UG (Update Generation) signal is shown as a pulse that occurs when the counter reaches its auto-reload value (36). The Counter clock (CK_CNT = CK_PSC) is a periodic square wave. The Counter register shows the count values: 30, 31, 32, 33, 34, 35, 36, 00, 01, 02, 03, 00, 01, 02, 03. The TIF (Trigger Interrupt Flag) is shown as a pulse that occurs when the counter resets from 36 to 00. The diagram is labeled MS37384V1.
Slave mode: Gated mode
The counter can be enabled depending on the level of a selected input.
In the following example, the upcounter counts only when TI1 input is low:
- • Configure the channel 1 to detect low levels on TI1. Configure the input filter duration (in this example, no need of any filter, IC1F=0000 kept). The capture prescaler is not used for triggering, so the user does not need to configure it. The CC1S bits select the input capture source only, CC1S=01 in TIMx_CCMR1 register. Write CC1P=1 in TIMx_CCER register to validate the polarity (and detect low level only).
- • Configure the timer in gated mode by writing SMS=101 in TIMx_SMCR register. Select TI1 as the input source by writing TS=101 in TIMx_SMCR register.
- • Enable the counter by writing CEN=1 in the TIMx_CR1 register (in gated mode, the counter does not start if CEN=0, whatever is the trigger input level).
The counter starts counting on the internal clock as long as TI1 is low and stops as soon as TI1 becomes high. The TIF flag in the TIMx_SR register is set both when the counter starts or stops.
The delay between the rising edge on TI1 and the actual stop of the counter is due to the resynchronization circuit on TI1 input.
Figure 124. Control circuit in gated mode

- 1. The configuration "CCxP=CCxNP=1" (detection of both rising and falling edges) does not have any effect in gated mode because gated mode acts on a level and not on an edge.
Slave mode: Trigger mode
The counter can start in response to an event on a selected input.
In the following example, the upcounter starts in response to a rising edge on TI2 input:
- • Configure the channel 2 to detect rising edges on TI2. Configure the input filter duration (in this example, no need of any filter, IC2F=0000 kept). The capture prescaler is not used for triggering, so the user does not need to configure it. CC2S bits are selecting the input capture source only, CC2S=01 in TIMx_CCMR1 register. Write CC2P=1 in TIMx_CCER register to validate the polarity (and detect low level only).
- • Configure the timer in trigger mode by writing SMS=110 in TIMx_SMCR register. Select TI2 as the input source by writing TS=110 in TIMx_SMCR register.
When a rising edge occurs on TI2, the counter starts counting on the internal clock and the TIF flag is set.
The delay between the rising edge on TI2 and the actual start of the counter is due to the resynchronization circuit on TI2 input.
Figure 125. Control circuit in trigger mode

Slave mode: External Clock mode 2 + trigger mode
The external clock mode 2 can be used in addition to another slave mode (except external clock mode 1 and encoder mode). In this case, the ETR signal is used as external clock input, and another input can be selected as trigger input when operating in reset mode, gated mode or trigger mode. It is recommended not to select ETR as TRGI through the TS bits of TIMx_SMCR register.
In the following example, the upcounter is incremented at each rising edge of the ETR signal as soon as a rising edge of TI1 occurs:
- Configure the external trigger input circuit by programming the TIMx_SMCR register as follows:
- – ETF = 0000: no filter
- – ETPS = 00: prescaler disabled
- – ETP = 0: detection of rising edges on ETR and ECE=1 to enable the external clock mode 2.
- Configure the channel 1 as follows, to detect rising edges on TI1:
- – IC1F = 0000: no filter.
- – The capture prescaler is not used for triggering and does not need to be configured.
- – CC1S = 01 in TIMx_CCMR1 register to select only the input capture source
- – CC1P = 0 in TIMx_CCER register to validate the polarity (and detect rising edge only).
- Configure the timer in trigger mode by writing SMS=110 in TIMx_SMCR register. Select TI1 as the input source by writing TS=101 in TIMx_SMCR register.
A rising edge on TI1 enables the counter and sets the TIF flag. The counter then counts on ETR rising edges.
The delay between the rising edge of the ETR signal and the actual reset of the counter is due to the resynchronization circuit on ETRP input.
Figure 126. Control circuit in external clock mode 2 + trigger mode

The timing diagram illustrates the control circuit in external clock mode 2 + trigger mode. The signals shown are:
- TI1 : A signal that goes high at the start and then low.
- CEN/CNT_EN : A signal that goes high when TI1 goes high and remains high.
- ETR : A periodic square wave signal.
- Counter clock = CK_CNT = CK_PSC : A signal that is high when ETR is high and low when ETR is low.
- Counter register : Shows the counter values 34, 35, and 36. The counter increments on the rising edges of the counter clock.
- TIF : A signal that goes high when TI1 goes high and remains high.
MS33110V1
13.3.15 Timer synchronization
The TIMx timers are linked together internally for timer synchronization or chaining. When one Timer is configured in Master mode, it can reset, start, stop or clock the counter of another Timer configured in Slave mode.
Figure 127 presents an overview of the trigger selection and the master mode selection blocks.
Note: The clock of the slave timer must be enabled prior to receiving events from the master timer, and must not be changed on-the-fly while triggers are received from the master timer.
Using one timer as prescaler for another timer
Figure 127. Master/Slave timer example

The block diagram illustrates a Master/Slave timer example using TIM1 and TIM2. The components and connections are:
- TIM1 (Master Timer)
:
- Inputs: Clock, UEV.
- Internal blocks: Prescaler, Counter, Master mode control (MMS).
- Output: TRGO1.
- TIM2 (Slave Timer)
:
- Inputs: ITR0 (connected from TRGO1 of TIM1), TS (Input trigger selection), SMS.
- Internal blocks: Slave mode control, Prescaler, Counter.
- Output: CK_PSC (connected to the Prescaler of TIM2).
MS37387V1
For example, the user can configure Timer 1 to act as a prescaler for Timer 2 (see Figure 127 ). To do this:
- • Configure Timer 1 in master mode so that it outputs a periodic trigger signal on each update event UEV. If you write MMS=010 in the TIM1_CR2 register, a rising edge is output on TRGO1 each time an update event is generated.
- • To connect the TRGO1 output of Timer 1 to Timer 2, Timer 2 must be configured in slave mode using ITR0 as internal trigger. You select this through the TS bits in the TIM2_SMCR register (writing TS=000).
- • Then you put the slave mode controller in external clock mode 1 (write SMS=111 in the TIM2_SMCR register). This causes Timer 2 to be clocked by the rising edge of the periodic Timer 1 trigger signal (which correspond to the timer 1 counter overflow).
- • Finally both timers must be enabled by setting their respective CEN bits (TIMx_CR1 register).
Note: If OCx is selected on Timer 1 as trigger output (MMS=1xx), its rising edge is used to clock the counter of timer 2.
Using one timer to enable another timer
In this example, we control the enable of Timer 2 with the output compare 1 of Timer 1. Refer to Figure 127 for connections. Timer 2 counts on the divided internal clock only when OC1REF of Timer 1 is high. Both counter clock frequencies are divided by 3 by the prescaler compared to CK_INT ( \( f_{CK\_CNT} = f_{CK\_INT}/3 \) ).
- • Configure Timer 1 master mode to send its Output compare 1 Reference (OC1REF) signal as trigger output (MMS=100 in the TIM1_CR2 register).
- • Configure the Timer 1 OC1REF waveform (TIM1_CCMR1 register).
- • Configure Timer 2 to get the input trigger from Timer 1 (TS=000 in the TIM2_SMCR register).
- • Configure Timer 2 in gated mode (SMS=101 in TIM2_SMCR register).
- • Enable Timer 2 by writing '1' in the CEN bit (TIM2_CR1 register).
- • Start Timer 1 by writing '1' in the CEN bit (TIM1_CR1 register).
Note: The counter 2 clock is not synchronized with counter 1, this mode only affects the Timer 2 counter enable signal.
Figure 128. Gating timer 2 with OC1REF of timer 1

In the example in Figure 128 , the Timer 2 counter and prescaler are not initialized before being started. So they start counting from their current value. It is possible to start from a given value by resetting both timers before starting Timer 1. You can then write any value
you want in the timer counters. The timers can easily be reset by software using the UG bit in the TIMx_EGR registers.
In the next example, we synchronize Timer 1 and Timer 2. Timer 1 is the master and starts from 0. Timer 2 is the slave and starts from 0xE7. The prescaler ratio is the same for both timers. Timer 2 stops when Timer 1 is disabled by writing '0' to the CEN bit in the TIM1_CR1 register:
- • Configure Timer 1 master mode to send its Output compare 1 Reference (OC1REF) signal as trigger output (MMS=100 in the TIM1_CR2 register).
- • Configure the Timer 1 OC1REF waveform (TIM1_CCMR1 register).
- • Configure Timer 2 to get the input trigger from Timer 1 (TS=000 in the TIM2_SMCR register).
- • Configure Timer 2 in gated mode (SMS=101 in TIM2_SMCR register).
- • Reset Timer 1 by writing '1' in UG bit (TIM1_EGR register).
- • Reset Timer 2 by writing '1' in UG bit (TIM2_EGR register).
- • Initialize Timer 2 to 0xE7 by writing '0xE7' in the timer 2 counter (TIM2_CNTL).
- • Enable Timer 2 by writing '1' in the CEN bit (TIM2_CR1 register).
- • Start Timer 1 by writing '1' in the CEN bit (TIM1_CR1 register).
- • Stop Timer 1 by writing '0' in the CEN bit (TIM1_CR1 register).
Figure 129. Gating timer 2 with Enable of timer 1

The timing diagram illustrates the operation of two timers, Timer 1 and Timer 2, synchronized by a common clock (CK_INT). The signals shown are:
- CK_INT : A continuous square wave clock signal.
- TIMER1-CEN=CNT_EN : Enable signal for Timer 1. It is initially low, goes high at the first rising edge of CK_INT, and goes low at the third rising edge.
- TIMER1-CNT_INIT : Initialization signal for Timer 1. It is initially low, goes high at the first rising edge of CK_INT, and remains high.
- TIMER1-CNT : Counter value for Timer 1. It starts at 75, resets to 00 at the first rising edge, and then increments to 01 and 02 at subsequent rising edges.
- TIMER2-CNT : Counter value for Timer 2. It starts at AB, resets to 00 at the first rising edge, then jumps to E7 at the second rising edge (when TIMER1-CEN goes high), and then increments to E8 and E9 at subsequent rising edges.
- TIMER2-CNT_INIT : Initialization signal for Timer 2. It is initially low, goes high at the first rising edge of CK_INT, and remains high.
- TIMER2-write CNT : Write enable signal for Timer 2's counter. It is initially low, goes high at the second rising edge (when TIMER1-CEN goes high), and remains high.
- TIMER2-TIF : Timer 2 interrupt flag. It is initially low. It goes high at the second rising edge (when TIMER1-CEN goes high) and at the fourth rising edge. Arrows labeled "Write TIF = 0" point to the falling edges of the signal.
Vertical dashed lines indicate the rising edges of the CK_INT clock signal. The diagram is labeled MS37389V1 in the bottom right corner.
Using one timer to start another timer
In this example, we set the enable of Timer 2 with the update event of Timer 1. Refer to Figure 127 for connections. Timer 2 starts counting from its current value (which can be nonzero) on the divided internal clock as soon as the update event is generated by Timer 1. When Timer 2 receives the trigger signal its CEN bit is automatically set and the counter counts until we write '0 to the CEN bit in the TIM2_CR1 register. Both counter clock frequencies are divided by 3 by the prescaler compared to CK_INT ( \( f_{CK\_CNT} = f_{CK\_INT}/3 \) ).
- • Configure Timer 1 master mode to send its Update Event (UEV) as trigger output (MMS=010 in the TIM1_CR2 register).
- • Configure the Timer 1 period (TIM1_ARR registers).
- • Configure Timer 2 to get the input trigger from Timer 1 (TS=000 in the TIM2_SMCR register).
- • Configure Timer 2 in trigger mode (SMS=110 in TIM2_SMCR register).
- • Start Timer 1 by writing '1 in the CEN bit (TIM1_CR1 register).
Figure 130. Triggering timer 2 with update of timer 1

The timing diagram shows the following signals and their states over time:
- CK_INT : A continuous square wave representing the internal clock.
- TIMER1-UEV : A signal that goes high when TIMER1-CNT reaches FF and returns to low when it reaches 00.
- TIMER1-CNT : A counter that increments from FD to FE, FF, 00, 01, 02.
- TIMER2-CNT : A counter that starts at 45 and increments to 46, 47, 48 upon receiving the trigger.
- TIMER2-CEN=CNT_EN : A signal that goes high when TIMER1-UEV goes high and returns to low when TIMER2-TIF is cleared.
- TIMER2-TIF : A signal that goes high when TIMER2-CNT reaches 48 and returns to low when 'Write TIF = 0' is performed.
A vertical dashed line marks the transition point where TIMER1-CNT goes from FF to 00, triggering the start of TIMER2.
MS37390V1
As in the previous example, the user can initialize both counters before starting counting. Figure 131 shows the behavior with the same configuration as in Figure 130 but in trigger mode instead of gated mode (SMS=110 in the TIM2_SMCR register).
Figure 131. Triggering timer 2 with Enable of timer 1

The timing diagram shows the following signals and their transitions:
- CK_INT : A continuous square wave clock signal.
- TIMER1-CEN=CNT_EN : Pulls high at the first rising edge of CK_INT following a rising edge on TI1, and pulls low at the rising edge of CK_INT when TIMER1-CNT reaches 02.
- TIMER1-CNT_INIT : Pulses high at the first rising edge of CK_INT following a rising edge on TI1.
- TIMER1-CNT : Starts at 75 at the first rising edge of CK_INT following a rising edge on TI1, overflows to 00 at the next rising edge, and continues to 01 and 02.
- TIMER2-CNT : Starts at CD at the rising edge of TIMER1-CEN, overflows to 00 at the next rising edge of CK_INT, and continues to E7, E8, E9, and EA.
- TIMER2-CNT_INIT : Pulses high at the rising edge of TIMER1-CEN.
- TIMER2-write CNT : Pulses high at the rising edge of TIMER1-CEN.
- TIMER2-TIF : Sets high at the rising edge of TIMER1-CEN. An arrow labeled "Write TIF = 0" indicates it is cleared by a write operation.
MS37391V1
Starting 2 timers synchronously in response to an external trigger
In this example, we set the enable of timer 1 when its TI1 input rises, and the enable of Timer 2 with the enable of Timer 1. Refer to Figure 127 for connections. To ensure the counters are aligned, Timer 1 must be configured in Master/Slave mode (slave with respect to TI1, master with respect to Timer 2):
- • Configure Timer 1 master mode to send its Enable as trigger output (MMS=001 in the TIM1_CR2 register).
- • Configure Timer 1 slave mode to get the input trigger from TI1 (TS=100 in the TIM1_SMCR register).
- • Configure Timer 1 in trigger mode (SMS=110 in the TIM1_SMCR register).
- • Configure the Timer 1 in Master/Slave mode by writing MSM=1 (TIM1_SMCR register).
- • Configure Timer 2 to get the input trigger from Timer 1 (TS=000 in the TIM2_SMCR register).
- • Configure Timer 2 in trigger mode (SMS=110 in the TIM2_SMCR register).
When a rising edge occurs on TI1 (Timer 1), both counters starts counting synchronously on the internal clock and both TIF flags are set.
Note: In this example both timers are initialized before starting (by setting their respective UG bits). Both counters starts from 0, but you can easily insert an offset between them by writing any of the counter registers (TIMx_CNT). You can see that the master/slave mode insert a delay between CNT_EN and CK_PSC on timer 1.
Figure 132. Triggering timer 1 and 2 with timer 1 TI1 input

The timing diagram illustrates the following signals and their relationships:
- CK_INT : Internal clock signal, shown as a continuous square wave.
- TIMER1-TI1 : Timer 1 external input signal. It is high before the first dashed line and goes low at the first dashed line.
- TIMER1-CEN=CNT_EN : Timer 1 counter enable signal. It goes high at the first dashed line.
- TIMER1-CK_PSC : Timer 1 prescaler output. It starts at the second dashed line and is a square wave.
- TIMER1-CNT : Timer 1 counter value. It is 00 before the first dashed line. At the second dashed line, it starts counting: 01, 02, 03, 04, 05, 06, 07, 08, 09, and then overflows (indicated by an arrow).
- TIMER1-TIF : Timer 1 trigger flag. It goes high at the first dashed line.
- TIMER2-CEN=CNT_EN : Timer 2 counter enable signal. It goes high at the first dashed line.
- TIMER2-CK_PSC : Timer 2 prescaler output. It starts at the second dashed line and is a square wave.
- TIMER2-CNT : Timer 2 counter value. It is 00 before the first dashed line. At the second dashed line, it starts counting: 01, 02, 03, 04, 05, 06, 07, 08, 09, and then overflows (indicated by an arrow).
- TIMER2-TIF : Timer 2 trigger flag. It goes high at the first dashed line.
Reference: MS37392V1
13.3.16 Debug mode
When the microcontroller enters debug mode (Cortex ® -M4 with FPU core - halted), the TIMx counter either continues to work normally or stops, depending on DBG_TIMx_STOP configuration bit in DBGMCU module. For more details, refer to Section 23.16.2: Debug support for timers, watchdog and I 2 C .
13.4 TIM2 to TIM5 registers
Refer to Section 2.2 for a list of abbreviations used in register descriptions.
The 32-bit peripheral registers have to be written by words (32 bits). All other peripheral registers have to be written by half-words (16 bits) or words (32 bits). Read accesses can be done by bytes (8 bits), half-words (16 bits) or words (32 bits).
13.4.1 TIMx control register 1 (TIMx_CR1)
Address offset: 0x00
Reset value: 0x0000
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| Reserved | CKD[1:0] | ARPE | CMS | DIR | OPM | URS | UDIS | CEN | |||||||
| rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | ||||||
Bits 15:10 Reserved, must be kept at reset value.
Bits 9:8 CKD : Clock division
This bit-field indicates the division ratio between the timer clock (CK_INT) frequency and sampling clock used by the digital filters (ETR, TIx),
00: \( t_{DTS} = t_{CK\_INT} \)
01: \( t_{DTS} = 2 \times t_{CK\_INT} \)
10: \( t_{DTS} = 4 \times t_{CK\_INT} \)
11: Reserved
Bit 7 ARPE : Auto-reload preload enable
0: TIMx_ARR register is not buffered
1: TIMx_ARR register is buffered
Bits 6:5 CMS : Center-aligned mode selection
00: Edge-aligned mode. The counter counts up or down depending on the direction bit (DIR).
01: Center-aligned mode 1. The counter counts up and down alternatively. Output compare interrupt flags of channels configured in output (CCxS=00 in TIMx_CCMRx register) are set only when the counter is counting down.
10: Center-aligned mode 2. The counter counts up and down alternatively. Output compare interrupt flags of channels configured in output (CCxS=00 in TIMx_CCMRx register) are set only when the counter is counting up.
11: Center-aligned mode 3. The counter counts up and down alternatively. Output compare interrupt flags of channels configured in output (CCxS=00 in TIMx_CCMRx register) are set both when the counter is counting up or down.
Note: It is not allowed to switch from edge-aligned mode to center-aligned mode as long as the counter is enabled (CEN=1)
Bit 4 DIR : Direction
0: Counter used as upcounter
1: Counter used as downcounter
Note: This bit is read only when the timer is configured in Center-aligned mode or Encoder mode.
Bit 3 OPM : One-pulse mode
0: Counter is not stopped at update event
1: Counter stops counting at the next update event (clearing the bit CEN)
Bit 2 URS : Update request sourceThis bit is set and cleared by software to select the UEV event sources.
0: Any of the following events generate an update interrupt or DMA request if enabled.
These events can be:
- – Counter overflow/underflow
- – Setting the UG bit
- – Update generation through the slave mode controller
1: Only counter overflow/underflow generates an update interrupt or DMA request if enabled.
Bit 1 UDIS : Update disableThis bit is set and cleared by software to enable/disable UEV event generation.
0: UEV enabled. The Update (UEV) event is generated by one of the following events:
- – Counter overflow/underflow
- – Setting the UG bit
- – Update generation through the slave mode controller
Buffered registers are then loaded with their preload values.
1: UEV disabled. The Update event is not generated, shadow registers keep their value (ARR, PSC, CCRx). However the counter and the prescaler are reinitialized if the UG bit is set or if a hardware reset is received from the slave mode controller.
Bit 0 CEN : Counter enable0: Counter disabled
1: Counter enabled
Note: External clock, gated mode and encoder mode can work only if the CEN bit has been previously set by software. However trigger mode can set the CEN bit automatically by hardware.
CEN is cleared automatically in one-pulse mode, when an update event occurs.
13.4.2 TIMx control register 2 (TIMx_CR2)
Address offset: 0x04
Reset value: 0x0000
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| Reserved | TI1S | MMS[2:0] | CCDS | Reserved | |||||||||||
| rw | rw | rw | rw | rw | |||||||||||
Bits 15:8 Reserved, must be kept at reset value.
Bit 7 TI1S : TI1 selection
0: The TIMx_CH1 pin is connected to TI1 input
1: The TIMx_CH1, CH2 and CH3 pins are connected to the TI1 input (XOR combination)
Bits 6:4 MMS[2:0] : Master mode selection
These bits can be used to select the information to be sent in master mode to slave timers for synchronization (TRGO). The combination is as follows:
000: Reset - the UG bit from the TIMx_EGR register is used as trigger output (TRGO). If the reset is generated by the trigger input (slave mode controller configured in reset mode) then the signal on TRGO is delayed compared to the actual reset.
001: Enable - the Counter enable signal, CNT_EN, is used as trigger output (TRGO). It is useful to start several timers at the same time or to control a window in which a slave timer is enabled. The Counter Enable signal is generated by a logic OR between CEN control bit and the trigger input when configured in gated mode.
When the Counter Enable signal is controlled by the trigger input, there is a delay on TRGO, except if the master/slave mode is selected (see the MSM bit description in TIMx_SMCR register).
010: Update - The update event is selected as trigger output (TRGO). For instance a master timer can then be used as a prescaler for a slave timer.
011: Compare Pulse - The trigger output send a positive pulse when the CC1IF flag is to be set (even if it was already high), as soon as a capture or a compare match occurred. (TRGO)
100: Compare - OC1REF signal is used as trigger output (TRGO)
101: Compare - OC2REF signal is used as trigger output (TRGO)
110: Compare - OC3REF signal is used as trigger output (TRGO)
111: Compare - OC4REF signal is used as trigger output (TRGO)
Note: The clock of the slave timer and ADC must be enabled prior to receiving events from the master timer, and must not be changed on-the-fly while triggers are received from the master timer.
Bit 3 CCDS : Capture/compare DMA selection
0: CCx DMA request sent when CCx event occurs
1: CCx DMA requests sent when update event occurs
Bits 2:0 Reserved, must be kept at reset value.
13.4.3 TIMx slave mode control register (TIMx_SMCR)
Address offset: 0x08
Reset value: 0x0000
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| ETP | ECE | ETPS[1:0] | ETF[3:0] | MSM | TS[2:0] | Res. | SMS[2:0] | ||||||||
| rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | |
Bit 15 ETP : External trigger polarity
This bit selects whether ETR or \( \overline{ETR} \) is used for trigger operations
0: ETR is noninverted, active at high level or rising edge
1: ETR is inverted, active at low level or falling edge
Bit 14 ECE : External clock enable
This bit enables External clock mode 2.
0: External clock mode 2 disabled
1: External clock mode 2 enabled. The counter is clocked by any active edge on the ETRF signal.
1: Setting the ECE bit has the same effect as selecting external clock mode 1 with TRGI connected to ETRF (SMS=111 and TS=111).
2: It is possible to simultaneously use external clock mode 2 with the following slave modes: reset mode, gated mode and trigger mode. Nevertheless, TRGI must not be connected to ETRF in this case (TS bits must not be 111).
3: If external clock mode 1 and external clock mode 2 are enabled at the same time, the external clock input is ETRF.
Bits 13:12 ETPS : External trigger prescaler
External trigger signal ETRP frequency must be at most 1/4 of CK_INT frequency. A prescaler can be enabled to reduce ETRP frequency. It is useful when inputting fast external clocks.
00: Prescaler OFF
01: ETRP frequency divided by 2
10: ETRP frequency divided by 4
11: ETRP frequency divided by 8
Bits 11:8 ETF[3:0] : External trigger filter
This bit-field then defines the frequency used to sample ETRP signal and the length of the digital filter applied to ETRP. The digital filter is made of an event counter in which N consecutive events are needed to validate a transition on the output:
0000: No filter, sampling is done at \( f_{DTS} \)
0001: \( f_{SAMPLING}=f_{CK\_INT} \) , N=2
0010: \( f_{SAMPLING}=f_{CK\_INT} \) , N=4
0011: \( f_{SAMPLING}=f_{CK\_INT} \) , N=8
0100: \( f_{SAMPLING}=f_{DTS}/2 \) , N=6
0101: \( f_{SAMPLING}=f_{DTS}/2 \) , N=8
0110: \( f_{SAMPLING}=f_{DTS}/4 \) , N=6
0111: \( f_{SAMPLING}=f_{DTS}/4 \) , N=8
1000: \( f_{SAMPLING}=f_{DTS}/8 \) , N=6
1001: \( f_{SAMPLING}=f_{DTS}/8 \) , N=8
1010: \( f_{SAMPLING}=f_{DTS}/16 \) , N=5
1011: \( f_{SAMPLING}=f_{DTS}/16 \) , N=6
1100: \( f_{SAMPLING}=f_{DTS}/16 \) , N=8
1101: \( f_{SAMPLING}=f_{DTS}/32 \) , N=5
1110: \( f_{SAMPLING}=f_{DTS}/32 \) , N=6
1111: \( f_{SAMPLING}=f_{DTS}/32 \) , N=8
Bit 7 MSM : Master/Slave mode0: No action
1: The effect of an event on the trigger input (TRGI) is delayed to allow a perfect synchronization between the current timer and its slaves (through TRGO). It is useful if we want to synchronize several timers on a single external event.
Bits 6:4 TS : Trigger selectionThis bit-field selects the trigger input to be used to synchronize the counter.
000: Internal Trigger 0 (ITR0).
001: Internal Trigger 1 (ITR1).
010: Internal Trigger 2 (ITR2).
011: Internal Trigger 3 (ITR3).
100: TI1 Edge Detector (TI1F_ED)
101: Filtered Timer Input 1 (TI1FP1)
110: Filtered Timer Input 2 (TI2FP2)
111: External Trigger input (ETRF)
See Table 54: TIMx internal trigger connection on page 358 for more details on ITRx meaning for each Timer.
Note: These bits must be changed only when they are not used (e.g. when SMS=000) to avoid wrong edge detections at the transition.
Bit 3 Reserved, must be kept at reset value.
Bits 2:0 SMS : Slave mode selectionWhen external signals are selected the active edge of the trigger signal (TRGI) is linked to the polarity selected on the external input (see Input Control register and Control register description).
000: Slave mode disabled - if CEN = '1' then the prescaler is clocked directly by the internal clock.
001: Encoder mode 1 - Counter counts up/down on TI1FP1 edge depending on TI2FP2 level.
010: Encoder mode 2 - Counter counts up/down on TI2FP2 edge depending on TI1FP1 level.
011: Encoder mode 3 - Counter counts up/down on both TI1FP1 and TI2FP2 edges depending on the level of the other input.
100: Reset mode - Rising edge of the selected trigger input (TRGI) reinitializes the counter and generates an update of the registers.
101: Gated mode - The counter clock is enabled when the trigger input (TRGI) is high. The counter stops (but is not reset) as soon as the trigger becomes low. Both start and stop of the counter are controlled.
110: Trigger mode - The counter starts at a rising edge of the trigger TRGI (but it is not reset). Only the start of the counter is controlled.
111: External Clock mode 1 - Rising edges of the selected trigger (TRGI) clock the counter.
Note: The gated mode must not be used if TI1F_ED is selected as the trigger input (TS=100). Indeed, TI1F_ED outputs 1 pulse for each transition on TI1F, whereas the gated mode checks the level of the trigger signal.
The clock of the slave timer must be enabled prior to receiving events from the master timer, and must not be changed on-the-fly while triggers are received from the master timer.
Table 54. TIMx internal trigger connection
| Slave TIM | ITR0 (TS = 000) | ITR1 (TS = 001) | ITR2 (TS = 010) | ITR3 (TS = 011) |
|---|---|---|---|---|
| TIM2 | TIM1_TRGO | Reserved | TIM3_TRGO | TIM4_TRGO |
| TIM3 | TIM1_TRGO | TIM2_TRGO | TIM5_TRGO | TIM4_TRGO |
| TIM4 | TIM1_TRGO | TIM2_TRGO | TIM3_TRGO | Reserved |
| TIM5 | TIM2_TRGO | TIM3_TRGO | TIM4_TRGO | Reserved |
13.4.4 TIMx DMA/Interrupt enable register (TIMx_DIER)
Address offset: 0x0C
Reset value: 0x0000
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| Res. | TDE | Res. | CC4DE | CC3DE | CC2DE | CC1DE | UDE | Res. | TIE | Res. | CC4IE | CC3IE | CC2IE | CC1IE | UIE |
| rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw |
Bit 15 Reserved, must be kept at reset value.
Bit 14 TDE : Trigger DMA request enable
0: Trigger DMA request disabled.
1: Trigger DMA request enabled.
Bit 13 Reserved, always read as 0
Bit 12 CC4DE : Capture/Compare 4 DMA request enable
0: CC4 DMA request disabled.
1: CC4 DMA request enabled.
Bit 11 CC3DE : Capture/Compare 3 DMA request enable
0: CC3 DMA request disabled.
1: CC3 DMA request enabled.
Bit 10 CC2DE : Capture/Compare 2 DMA request enable
0: CC2 DMA request disabled.
1: CC2 DMA request enabled.
Bit 9 CC1DE : Capture/Compare 1 DMA request enable
0: CC1 DMA request disabled.
1: CC1 DMA request enabled.
Bit 8 UDE : Update DMA request enable
0: Update DMA request disabled.
1: Update DMA request enabled.
Bit 7 Reserved, must be kept at reset value.
Bit 6 TIE : Trigger interrupt enable
0: Trigger interrupt disabled.
1: Trigger interrupt enabled.
Bit 5 Reserved, must be kept at reset value.
Bit 4 CC4IE : Capture/Compare 4 interrupt enable
0: CC4 interrupt disabled.
1: CC4 interrupt enabled.
Bit 3 CC3IE : Capture/Compare 3 interrupt enable
0: CC3 interrupt disabled.
1: CC3 interrupt enabled.
Bit 2 CC2IE : Capture/Compare 2 interrupt enable
0: CC2 interrupt disabled
1: CC2 interrupt enabled
Bit 1 CC1IE : Capture/Compare 1 interrupt enable
0: CC1 interrupt disabled
1: CC1 interrupt enabled
Bit 0 UIE : Update interrupt enable
0: Update interrupt disabled
1: Update interrupt enabled
13.4.5 TIMx status register (TIMx_SR)
Address offset: 0x10
Reset value: 0x0000
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| Reserved | CC4OF | CC3OF | CC2OF | CC1OF | Reserved | TIF | Res | CC4IF | CC3IF | CC2IF | |||||
| rc_w0 | rc_w0 | rc_w0 | rc_w0 | rc_w0 | rc_w0 | rc_w0 | rc_w0 | ||||||||
Bits 15:13 Reserved, must be kept at reset value.
Bit 12 CC4OF : Capture/Compare 4 overcapture flag
refer to CC1OF description
Bit 11 CC3OF : Capture/Compare 3 overcapture flag
refer to CC1OF description
Bit 10 CC2OF : Capture/compare 2 overcapture flag
refer to CC1OF description
Bit 9 CC1OF : Capture/Compare 1 overcapture flag
This flag is set by hardware only when the corresponding channel is configured in input capture mode. It is cleared by software by writing it to '0'.
0: No overcapture has been detected
1: The counter value has been captured in TIMx_CCR1 register while CC1IF flag was already set
Bits 8:7 Reserved, must be kept at reset value.
Bit 6 TIF : Trigger interrupt flag
This flag is set by hardware on trigger event (active edge detected on TRGI input when the slave mode controller is enabled in all modes but gated mode. It is set when the counter starts or stops when gated mode is selected. It is cleared by software.
0: No trigger event occurred
1: Trigger interrupt pending
Bit 5 Reserved, must be kept at reset value.
Bit 4 CC4IF : Capture/Compare 4 interrupt flag
refer to CC1IF description
Bit 3
CC3IF
: Capture/Compare 3 interrupt flag
refer to CC1IF description
Bit 2
CC2IF
: Capture/Compare 2 interrupt flag
refer to CC1IF description
Bit 1
CC1IF
: Capture/compare 1 interrupt flag
If channel CC1 is configured as output:
This flag is set by hardware when the counter matches the compare value, with some exception in center-aligned mode (refer to the CMS bits in the TIMx_CR1 register description). It is cleared by software.
0: No match
1: The content of the counter TIMx_CNT matches the content of the TIMx_CCR1 register. When the contents of TIMx_CCR1 are greater than the contents of TIMx_ARR, the CC1IF bit goes high on the counter overflow (in upcounting and up/down-counting modes) or underflow (in downcounting mode)
If channel CC1 is configured as input:
This bit is set by hardware on a capture. It is cleared by software or by reading the TIMx_CCR1 register.
0: No input capture occurred
1: The counter value has been captured in TIMx_CCR1 register (An edge has been detected on IC1 which matches the selected polarity)
Bit 0 UIF : Update interrupt flag
" This bit is set by hardware on an update event. It is cleared by software.
0: No update occurred.
1: Update interrupt pending. This bit is set by hardware when the registers are updated:
" At overflow or underflow (for TIM2 to TIM5) and if UDIS=0 in the TIMx_CR1 register.
" When CNT is reinitialized by software using the UG bit in TIMx_EGR register, if URS=0 and UDIS=0 in the TIMx_CR1 register.
When CNT is reinitialized by a trigger event (refer to the synchro control register description), if URS=0 and UDIS=0 in the TIMx_CR1 register.
13.4.6 TIMx event generation register (TIMx_EGR)
Address offset: 0x14
Reset value: 0x0000
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| Reserved | TG | Res. | CC4G | CC3G | CC2G | CC1G | UG | ||||||||
| W | W | W | W | W | W | ||||||||||
Bits 15:7 Reserved, must be kept at reset value.
Bit 6 TG : Trigger generation
This bit is set by software in order to generate an event, it is automatically cleared by hardware.
0: No action
1: The TIF flag is set in TIMx_SR register. Related interrupt or DMA transfer can occur if enabled.
Bit 5 Reserved, must be kept at reset value.
Bit 4 CC4G : Capture/compare 4 generation
refer to CC1G description
Bit 3 CC3G : Capture/compare 3 generation
refer to CC1G description
Bit 2 CC2G : Capture/compare 2 generation
refer to CC1G description
Bit 1 CC1G : Capture/compare 1 generation
This bit is set by software in order to generate an event, it is automatically cleared by hardware.
0: No action
1: A capture/compare event is generated on channel 1:
If channel CC1 is configured as output:
CC1IF flag is set, Corresponding interrupt or DMA request is sent if enabled.
If channel CC1 is configured as input:
The current value of the counter is captured in TIMx_CCR1 register. The CC1IF flag is set, the corresponding interrupt or DMA request is sent if enabled. The CC1OF flag is set if the CC1IF flag was already high.
Bit 0 UG : Update generation
This bit can be set by software, it is automatically cleared by hardware.
0: No action
1: Re-initialize the counter and generates an update of the registers. Note that the prescaler counter is cleared too (anyway the prescaler ratio is not affected). The counter is cleared if the center-aligned mode is selected or if DIR=0 (upcounting), else it takes the auto-reload value (TIMx_ARR) if DIR=1 (downcounting).
13.4.7 TIMx capture/compare mode register 1 (TIMx_CCMR1)
Address offset: 0x18
Reset value: 0x0000
The channels can be used in input (capture mode) or in output (compare mode). The direction of a channel is defined by configuring the corresponding CCxS bits. All the other bits of this register have a different function in input and in output mode. For a given bit, OCxx describes its function when the channel is configured in output, ICxx describes its function when the channel is configured in input. Take care that the same bit can have a different meaning for the input stage and for the output stage.
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| OC2CE | OC2M[2:0] | OC2PE | OC2FE | CC2S[1:0] | OC1CE | OC1M[2:0] | OC1PE | OC1FE | CC1S[1:0] | ||||||
| IC2F[3:0] | IC2PSC[1:0] | IC1F[3:0] | IC1PSC[1:0] | ||||||||||||
| rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw |
Output compare mode
Bit 15 OC2CE : Output compare 2 clear enable
Bits 14:12 OC2M[2:0] : Output compare 2 mode
Bit 11 OC2PE : Output compare 2 preload enable
Bit 10 OC2FE : Output compare 2 fast enable
Bits 9:8 CC2S[1:0] : Capture/Compare 2 selection
This bit-field defines the direction of the channel (input/output) as well as the used input.
00: CC2 channel is configured as output
01: CC2 channel is configured as input, IC2 is mapped on TI2
10: CC2 channel is configured as input, IC2 is mapped on TI1
11: CC2 channel is configured as input, IC2 is mapped on TRC. This mode is working only if an internal trigger input is selected through the TS bit (TIMx_SMCR register)
Note: CC2S bits are writable only when the channel is OFF (CC2E = 0 in TIMx_CCER).
Bit 7 OC1CE : Output compare 1 clear enable
OC1CE: Output compare 1 Clear Enable
0: OC1Ref is not affected by the ETRF input
1: OC1Ref is cleared as soon as a High level is detected on ETRF input
Bits 6:4 OC1M : Output compare 1 modeThese bits define the behavior of the output reference signal OC1REF from which OC1 and OC1N are derived. OC1REF is active high whereas OC1 and OC1N active level depends on CC1P and CC1NP bits.
000: Frozen - The comparison between the output compare register TIMx_CCR1 and the counter TIMx_CNT has no effect on the outputs. (this mode is used to generate a timing base).
001: Set channel 1 to active level on match. OC1REF signal is forced high when the counter TIMx_CNT matches the capture/compare register 1 (TIMx_CCR1).
010: Set channel 1 to inactive level on match. OC1REF signal is forced low when the counter TIMx_CNT matches the capture/compare register 1 (TIMx_CCR1).
011: Toggle - OC1REF toggles when TIMx_CNT=TIMx_CCR1.
100: Force inactive level - OC1REF is forced low.
101: Force active level - OC1REF is forced high.
110: PWM mode 1 - In upcounting, channel 1 is active as long as TIMx_CNT < TIMx_CCR1 else inactive. In downcounting, channel 1 is inactive (OC1REF='0') as long as TIMx_CNT > TIMx_CCR1 else active (OC1REF='1').
111: PWM mode 2 - In upcounting, channel 1 is inactive as long as TIMx_CNT < TIMx_CCR1 else active. In downcounting, channel 1 is active as long as TIMx_CNT > TIMx_CCR1 else inactive.
Note: In PWM mode 1 or 2, the OCREF level changes only when the result of the comparison changes or when the output compare mode switches from “frozen” mode to “PWM” mode.
Bit 3 OC1PE : Output compare 1 preload enable0: Preload register on TIMx_CCR1 disabled. TIMx_CCR1 can be written at anytime, the new value is taken in account immediately.
1: Preload register on TIMx_CCR1 enabled. Read/Write operations access the preload register. TIMx_CCR1 preload value is loaded in the active register at each update event.
Note: These bits can not be modified as long as LOCK level 3 has been programmed (LOCK bits in TIMx_BDTR register) and CC1S=00 (the channel is configured in output).
Bit 2 OC1FE : Output compare 1 fast enableThis bit is used to accelerate the effect of an event on the trigger in input on the CC output.
0: CC1 behaves normally depending on counter and CCR1 values even when the trigger is ON. The minimum delay to activate CC1 output when an edge occurs on the trigger input is 5 clock cycles.
1: An active edge on the trigger input acts like a compare match on CC1 output. Then, OC is set to the compare level independently from the result of the comparison. Delay to sample the trigger input and to activate CC1 output is reduced to 3 clock cycles. OCFE acts only if the channel is configured in PWM1 or PWM2 mode.
Bits 1:0 CC1S : Capture/Compare 1 selectionThis bit-field defines the direction of the channel (input/output) as well as the used input.
00: CC1 channel is configured as output.
01: CC1 channel is configured as input, IC1 is mapped on TI1.
10: CC1 channel is configured as input, IC1 is mapped on TI2.
11: CC1 channel is configured as input, IC1 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (TIMx_SMCR register)
Note: CC1S bits are writable only when the channel is OFF (CC1E = 0 in TIMx_CCER).
Input capture mode
Bits 15:12 IC2F : Input capture 2 filter
Bits 11:10 IC2PSC[1:0] : Input capture 2 prescaler
Bits 9:8 CC2S : Capture/compare 2 selection
This bit-field defines the direction of the channel (input/output) as well as the used input.
00: CC2 channel is configured as output.
01: CC2 channel is configured as input, IC2 is mapped on TI2.
10: CC2 channel is configured as input, IC2 is mapped on TI1.
11: CC2 channel is configured as input, IC2 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (TIMx_SMCR register)
Note: CC2S bits are writable only when the channel is OFF (CC2E = 0 in TIMx_CCER).
Bits 7:4 IC1F : Input capture 1 filter
This bit-field defines the frequency used to sample TI1 input and the length of the digital filter applied to TI1. The digital filter is made of an event counter in which N consecutive events are needed to validate a transition on the output:
0000: No filter, sampling is done at \( f_{DTS} \)
0001: \( f_{SAMPLING}=f_{CK\_INT} \) , N=2
0010: \( f_{SAMPLING}=f_{CK\_INT} \) , N=4
0011: \( f_{SAMPLING}=f_{CK\_INT} \) , N=8
0100: \( f_{SAMPLING}=f_{DTS}/2 \) , N=6
0101: \( f_{SAMPLING}=f_{DTS}/2 \) , N=8
0110: \( f_{SAMPLING}=f_{DTS}/4 \) , N=6
0111: \( f_{SAMPLING}=f_{DTS}/4 \) , N=8
1000: \( f_{SAMPLING}=f_{DTS}/8 \) , N=6
1001: \( f_{SAMPLING}=f_{DTS}/8 \) , N=8
1010: \( f_{SAMPLING}=f_{DTS}/16 \) , N=5
1011: \( f_{SAMPLING}=f_{DTS}/16 \) , N=6
1100: \( f_{SAMPLING}=f_{DTS}/16 \) , N=8
1101: \( f_{SAMPLING}=f_{DTS}/32 \) , N=5
1110: \( f_{SAMPLING}=f_{DTS}/32 \) , N=6
1111: \( f_{SAMPLING}=f_{DTS}/32 \) , N=8
Bits 3:2 IC1PSC : Input capture 1 prescaler
This bit-field defines the ratio of the prescaler acting on CC1 input (IC1).
The prescaler is reset as soon as CC1E=0 (TIMx_CCER register).
00: no prescaler, capture is done each time an edge is detected on the capture input
01: capture is done once every 2 events
10: capture is done once every 4 events
11: capture is done once every 8 events
Bits 1:0 CC1S : Capture/Compare 1 selection
This bit-field defines the direction of the channel (input/output) as well as the used input.
00: CC1 channel is configured as output
01: CC1 channel is configured as input, IC1 is mapped on TI1
10: CC1 channel is configured as input, IC1 is mapped on TI2
11: CC1 channel is configured as input, IC1 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (TIMx_SMCR register)
Note: CC1S bits are writable only when the channel is OFF (CC1E = 0 in TIMx_CCER).
13.4.8 TIMx capture/compare mode register 2 (TIMx_CCMR2)
Address offset: 0x1C
Reset value: 0x0000
Refer to the above CCMR1 register description.
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| OC4CE | OC4M[2:0] | OC4PE | OC4FE | CC4S[1:0] | OC3CE | OC3M[2:0] | OC3PE | OC3FE | CC3S[1:0] | ||||||
| IC4F[3:0] | IC4PSC[1:0] | IC3F[3:0] | IC3PSC[1:0] | ||||||||||||
| rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw |
Output compare mode
Bit 15 OC4CE : Output compare 4 clear enable
Bits 14:12 OC4M : Output compare 4 mode
Bit 11 OC4PE : Output compare 4 preload enable
Bit 10 OC4FE : Output compare 4 fast enable
Bits 9:8 CC4S : Capture/Compare 4 selection
This bit-field defines the direction of the channel (input/output) as well as the used input.
00: CC4 channel is configured as output
01: CC4 channel is configured as input, IC4 is mapped on TI4
10: CC4 channel is configured as input, IC4 is mapped on TI3
11: CC4 channel is configured as input, IC4 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (TIMx_SMCR register)
Note: CC4S bits are writable only when the channel is OFF (OC4E = 0 in TIMx_CCER).
Bit 7 OC3CE : Output compare 3 clear enable
Bits 6:4 OC3M : Output compare 3 mode
Bit 3 OC3PE : Output compare 3 preload enable
Bit 2 OC3FE : Output compare 3 fast enable
Bits 1:0 CC3S : Capture/Compare 3 selection
This bit-field defines the direction of the channel (input/output) as well as the used input.
00: CC3 channel is configured as output
01: CC3 channel is configured as input, IC3 is mapped on TI3
10: CC3 channel is configured as input, IC3 is mapped on TI4
11: CC3 channel is configured as input, IC3 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (TIMx_SMCR register)
Note: CC3S bits are writable only when the channel is OFF (OC3E = 0 in TIMx_CCER).
Input capture mode
Bits 15:12 IC4F : Input capture 4 filter
Bits 11:10 IC4PSC : Input capture 4 prescaler
Bits 9:8 CC4S : Capture/Compare 4 selection
This bit-field defines the direction of the channel (input/output) as well as the used input.
00: CC4 channel is configured as output
01: CC4 channel is configured as input, IC4 is mapped on TI4
10: CC4 channel is configured as input, IC4 is mapped on TI3
11: CC4 channel is configured as input, IC4 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (TIMx_SMCR register)
Note: CC4S bits are writable only when the channel is OFF (CC4E = 0 in TIMx_CCER).
Bits 7:4 IC3F : Input capture 3 filter
Bits 3:2 IC3PSC : Input capture 3 prescaler
Bits 1:0 CC3S : Capture/Compare 3 selection
This bit-field defines the direction of the channel (input/output) as well as the used input.
00: CC3 channel is configured as output
01: CC3 channel is configured as input, IC3 is mapped on TI3
10: CC3 channel is configured as input, IC3 is mapped on TI4
11: CC3 channel is configured as input, IC3 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (TIMx_SMCR register)
Note: CC3S bits are writable only when the channel is OFF (CC3E = 0 in TIMx_CCER).
13.4.9 TIMx capture/compare enable register (TIMx_CCER)
Address offset: 0x20
Reset value: 0x0000
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| CC4NP | Res. | CC4P | CC4E | CC3NP | Res. | CC3P | CC3E | CC2NP | Res. | CC2P | CC2E | CC1NP | Res. | CC1P | CC1E |
| rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw |
Bit 15 CC4NP : Capture/Compare 4 output Polarity.
Refer to CC1NP description
Bit 14 Reserved, must be kept at reset value.
Bit 13 CC4P : Capture/Compare 4 output Polarity.
refer to CC1P description
Bit 12 CC4E : Capture/Compare 4 output enable.
refer to CC1E description
Bit 11 CC3NP : Capture/Compare 3 output Polarity.
refer to CC1NP description
Bit 10 Reserved, must be kept at reset value.
Bit 9 CC3P : Capture/Compare 3 output Polarity.
refer to CC1P description
Bit 8 CC3E : Capture/Compare 3 output enable.
refer to CC1E description
Bit 7 CC2NP : Capture/Compare 2 output Polarity.
refer to CC1NP description
Bit 6 Reserved, must be kept at reset value.
Bit 5 CC2P : Capture/Compare 2 output Polarity.
refer to CC1P description
Bit 4 CC2E : Capture/Compare 2 output enable.
refer to CC1E description
Bit 3 CC1NP : Capture/Compare 1 output Polarity.
CC1 channel configured as output:
CC1NP must be kept cleared in this case.
CC1 channel configured as input:
This bit is used in conjunction with CC1P to define TI1FP1/TI2FP1 polarity. refer to CC1P description.
Bit 2 Reserved, must be kept at reset value.
Bit 1 CC1P : Capture/Compare 1 output Polarity.
CC1 channel configured as output:
0: OC1 active high
1: OC1 active low
CC1 channel configured as input:
CC1NP/CC1P bits select TI1FP1 and TI2FP1 polarity for trigger or capture operations.
00: noninverted/rising edge
Circuit is sensitive to TIxFP1 rising edge (capture, trigger in reset, external clock or trigger mode), TIxFP1 is not inverted (trigger in gated mode, encoder mode).
01: inverted/falling edge
Circuit is sensitive to TIxFP1 falling edge (capture, trigger in reset, external clock or trigger mode), TIxFP1 is inverted (trigger in gated mode, encoder mode).
10: reserved, do not use this configuration.
11: noninverted/both edges
Circuit is sensitive to both TIxFP1 rising and falling edges (capture, trigger in reset, external clock or trigger mode), TIxFP1 is not inverted (trigger in gated mode). This configuration must not be used for encoder mode.
Bit 0 CC1E : Capture/Compare 1 output enable.
CC1 channel configured as output:
0: Off - OC1 is not active
1: On - OC1 signal is output on the corresponding output pin
CC1 channel configured as input:
This bit determines if a capture of the counter value can actually be done into the input capture/compare register 1 (TIMx_CCR1) or not.
0: Capture disabled
1: Capture enabled
Table 55. Output control bit for standard OCx channels
| CCxE bit | OCx output state |
|---|---|
| 0 | Output Disabled (OCx=0, OCx_EN=0) |
| 1 | OCx=OCxREF + Polarity, OCx_EN=1 |
Note: The state of the external IO pins connected to the standard OCx channels depends on the OCx channel state and the GPIO registers.
13.4.10 TIMx counter (TIMx_CNT)
Address offset: 0x24
Reset value: 0x0000 0000
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| CNT[31:16] (depending on timers) | |||||||||||||||
| rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw |
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| CNT[15:0] | |||||||||||||||
| rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw |
Bits 31:16 CNT[31:16] : High counter value (on TIM2 and TIM5).
Bits 15:0 CNT[15:0] : Counter value
13.4.11 TIMx prescaler (TIMx_PSC)
Address offset: 0x28
Reset value: 0x0000
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| PSC[15:0] | |||||||||||||||
| rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw |
Bits 15:0 PSC[15:0] : Prescaler value
The counter clock frequency \( CK\_CNT \) is equal to \( f_{CK\_PSC} / (PSC[15:0] + 1) \) .
PSC contains the value to be loaded in the active prescaler register at each update event (including when the counter is cleared through UG bit of TIMx_EGR register or through trigger controller when configured in “reset mode”).
13.4.12 TIMx auto-reload register (TIMx_ARR)
Address offset: 0x2C
Reset value: 0xFFFF FFFF
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| ARR[31:16] (depending on timers) | |||||||||||||||
| rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw |
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| ARR[15:0] | |||||||||||||||
| rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw |
Bits 15:0
ARR[15:0]
: Auto-reload value
ARR is the value to be loaded in the actual auto-reload register.
Refer to the
Section 13.3.1: Time-base unit
for more details about ARR update and behavior.
The counter is blocked while the auto-reload value is null.
13.4.13 TIMx capture/compare register 1 (TIMx_CCR1)
Address offset: 0x34
Reset value: 0x0000 0000
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| CCR1[31:16] (depending on timers) | |||||||||||||||
| rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro |
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| CCR1[15:0] | |||||||||||||||
| rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro |
Bits 31:16 CCR1[31:16] : High Capture/Compare 1 value (on TIM2 and TIM5).
Bits 15:0 CCR1[15:0] : Low Capture/Compare 1 value
If channel CC1 is configured as output:
CCR1 is the value to be loaded in the actual capture/compare 1 register (preload value).
It is loaded permanently if the preload feature is not selected in the TIMx_CCMR1 register (bit OC1PE). Else the preload value is copied in the active capture/compare 1 register when an update event occurs.
The active capture/compare register contains the value to be compared to the counter TIMx_CNT and signaled on OC1 output.
If channel CC1 is configured as input:
CCR1 is the counter value transferred by the last input capture 1 event (IC1). The TIMx_CCR1 register is read-only and cannot be programmed.
13.4.14 TIMx capture/compare register 2 (TIMx_CCR2)
Address offset: 0x38
Reset value: 0x0000 0000
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| CCR2[31:16] (depending on timers) | |||||||||||||||
| rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro |
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| CCR2[15:0] | |||||||||||||||
| rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro |
Bits 31:16 CCR2[31:16] : High Capture/Compare 2 value (on TIM2 and TIM5).
Bits 15:0 CCR2[15:0] : Low Capture/Compare 2 value
If channel CC2 is configured as output:
CCR2 is the value to be loaded in the actual capture/compare 2 register (preload value).
It is loaded permanently if the preload feature is not selected in the TIMx_CCMR register (bit OC2PE). Else the preload value is copied in the active capture/compare 2 register when an update event occurs.
The active capture/compare register contains the value to be compared to the counter TIMx_CNT and signalled on OC2 output.
If channel CC2 is configured as input:
CCR2 is the counter value transferred by the last input capture 2 event (IC2). The TIMx_CCR2 register is read-only and cannot be programmed.
13.4.15 TIMx capture/compare register 3 (TIMx_CCR3)
Address offset: 0x3C
Reset value: 0x0000 0000
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| CCR3[31:16] (depending on timers) | |||||||||||||||
| rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro |
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| CCR3[15:0] | |||||||||||||||
| rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro |
Bits 31:16 CCR3[31:16] : High Capture/Compare 3 value (on TIM2 and TIM5).
Bits 15:0 CCR3[15:0] : Low Capture/Compare value
If channel CC3 is configured as output:
CCR3 is the value to be loaded in the actual capture/compare 3 register (preload value).
It is loaded permanently if the preload feature is not selected in the TIMx_CCMR register (bit OC3PE). Else the preload value is copied in the active capture/compare 3 register when an update event occurs.
The active capture/compare register contains the value to be compared to the counter TIMx_CNT and signaled on OC3 output.
If channel CC3 is configured as input:
CCR3 is the counter value transferred by the last input capture 3 event (IC3). The TIMx_CCR3 register is read-only and cannot be programmed.
13.4.16 TIMx capture/compare register 4 (TIMx_CCR4)
Address offset: 0x40
Reset value: 0x0000 0000
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| CCR4[31:16] (depending on timers) | |||||||||||||||
| rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro |
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| CCR4[15:0] | |||||||||||||||
| rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro |
Bits 31:16 CCR4[31:16] : High Capture/Compare 4 value (on TIM2 and TIM5).
Bits 15:0 CCR4[15:0] : Low Capture/Compare value
- 1. if CC4 channel is configured as output (CC4S bits):
CCR4 is the value to be loaded in the actual capture/compare 4 register (preload value). It is loaded permanently if the preload feature is not selected in the TIMx_CCMR register (bit OC4PE). Else the preload value is copied in the active capture/compare 4 register when an update event occurs.
The active capture/compare register contains the value to be compared to the counter TIMx_CNT and signalled on OC4 output. - 2. if CC4 channel is configured as input (CC4S bits in TIMx_CCMR4 register):
CCR4 is the counter value transferred by the last input capture 4 event (IC4). The TIMx_CCR4 register is read-only and cannot be programmed.
13.4.17 TIMx DMA control register (TIMx_DCR)
Address offset: 0x48
Reset value: 0x0000

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| Reserved | DBL[4:0] | Reserved | DBA[4:0] | ||||||||||||
| rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | ||||||
Bits 15:13 Reserved, must be kept at reset value.
Bits 12:8 DBL[4:0] : DMA burst length
This 5-bit vector defines the number of DMA transfers (the timer recognizes a burst transfer when a read or a write access is done to the TIMx_DMAR address).
00000: 1 transfer,
00001: 2 transfers,
00010: 3 transfers,
...
10001: 18 transfers.
Bits 7:5 Reserved, must be kept at reset value.
Bits 4:0 DBA[4:0] : DMA base address
This 5-bit vector defines the base-address for DMA transfers (when read/write access are done through the TIMx_DMAR address). DBA is defined as an offset starting from the address of the TIMx_CR1 register.
Example:
00000: TIMx_CR1,
00001: TIMx_CR2,
00010: TIMx_SMCR,
...
Example: Let us consider the following transfer: DBL = 7 transfers & DBA = TIMx_CR1. In this case the transfer is done to/from 7 registers starting from the TIMx_CR1 address.
13.4.18 TIMx DMA address for full transfer (TIMx_DMAR)
Address offset: 0x4C
Reset value: 0x0000

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| DMAB[15:0] | |||||||||||||||
| rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw |
Bits 15:0 DMAB[15:0] : DMA register for burst accesses
A read or write operation to the DMAR register accesses the register located at the address
where TIMx_CR1 address is the address of the control register 1, DBA is the DMA base address configured in TIMx_DCR register, DMA index is automatically controlled by the DMA transfer, and ranges from 0 to DBL (DBL configured in TIMx_DCR).
Example of how to use the DMA burst feature
In this example the timer DMA burst feature is used to update the contents of the CCRx registers (x = 2, 3, 4) with the DMA transferring half words into the CCRx registers.
This is done in the following steps:
- Configure the corresponding DMA channel as follows:
- – DMA channel peripheral address is the DMAR register address
- – DMA channel memory address is the address of the buffer in the RAM containing the data to be transferred by DMA into CCRx registers.
- – Number of data to transfer = 3 (See note below).
- – Circular mode disabled.
- Configure the DCR register by configuring the DBA and DBL bit fields as follows:
DBL = 3 transfers, DBA = 0xE. - Enable the TIMx update DMA request (set the UDE bit in the DIER register).
- Enable TIMx
- Enable the DMA channel
Note: This example is for the case where every CCRx register to be updated once. If every CCRx register is to be updated twice for example, the number of data to transfer should be 6. Let's take the example of a buffer in the RAM containing data1, data2, data3, data4, data5 and data6. The data is transferred to the CCRx registers as follows: on the first update DMA request, data1 is transferred to CCR2, data2 is transferred to CCR3, data3 is transferred to CCR4 and on the second update DMA request, data4 is transferred to CCR2, data5 is transferred to CCR3 and data6 is transferred to CCR4.
13.4.19 TIM2 option register (TIM2_OR)
Address offset: 0x50
Reset value: 0x0000

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| Reserved | ITR1_RMP | Reserved | |||||||||||||
| rw | rw | ||||||||||||||
Bits 15:12 Reserved, must be kept at reset value.
Bits 11:10 ITR1_RMP : Internal trigger 1 remap
Set and cleared by software.
00: Reserved
01: PTP trigger output is connected to TIM2_ITR1
10: OTG FS SOF is connected to the TIM2_ITR1 input
11: OTG HS SOF is connected to the TIM2_ITR1 input
Bits 9:0 Reserved, must be kept at reset value.
13.4.20 TIM5 option register (TIM5_OR)
Address offset: 0x50
Reset value: 0x0000

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| Reserved | TI4_RMP | Reserved | |||||||||||||
| nw | nw | ||||||||||||||
Bits 15:8 Reserved, must be kept at reset value.
Bits 7:6 TI4_RMP : Timer Input 4 remap
Set and cleared by software.
00: TIM5 Channel4 is connected to the GPIO: Refer to the Alternate function mapping table in the datasheets.
01: the LSI internal clock is connected to the TIM5_CH4 input for calibration purposes
10: the LSE internal clock is connected to the TIM5_CH4 input for calibration purposes
11: the RTC wake-up interrupt is connected to TIM5_CH4 input for calibration purposes.
Wake-up interrupt should be enabled.
Bits 5:0 Reserved, must be kept at reset value.
13.4.21 TIMx register map
TIMx registers are mapped as described in the table below:
Table 56. TIM2 to TIM5 register map and reset values
| Offset | Register | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 0x00 | TIMx_CR1 | Reserved | CKD [1:0] | ARPE | CMS [1:0] | DIR | OPM | URS | UDIS | CEN | ||||||||||||||||||||||||
| Reset value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ||||||||||||||||||||||||||
| 0x04 | TIMx_CR2 | Reserved | TI1S | MMS[2:0] | CCDS | Reserved | ||||||||||||||||||||||||||||
| Reset value | 0 | 0 | 0 | |||||||||||||||||||||||||||||||
| 0x08 | TIMx_SMCR | Reserved | ETP | ECE | ETPS [1:0] | ETF[3:0] | MSM | TS[2:0] | Reserved | SMS[2:0] | ||||||||||||||||||||||||
| Reset value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | |||||||||||||||||||||||||||
| 0x0C | TIMx_DIER | Reserved | TDE | COMDE | CC4DE | CC3DE | CC2DE | CC1DE | UDE | Reserved | ||||||||||||||||||||||||
| Reset value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | |||||||||||||||||||||||||||
| 0x10 | TIMx_SR | Reserved | CC4OF | CC3OF | CC2OF | CC1OF | Reserved | TIF | Reserved | |||||||||||||||||||||||||
| Reset value | 0 | 0 | 0 | 0 | 0 | |||||||||||||||||||||||||||||
| 0x14 | TIMx_EGR | Reserved | ||||||||||||||||||||||||||||||||
| Reset value | ||||||||||||||||||||||||||||||||||
| 0x18 | TIMx_CCMR1 Output Compare mode | Reserved | OC2CE | OC2M [2:0] | OC2PE | OC2FE | CC2S [1:0] | OC1CE | OC1M [2:0] | OC1PE | OC1FE | CC1S [1:0] | ||||||||||||||||||||||
| Reset value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ||||||||||||||||||||||||
| TIMx_CCMR1 Input Capture mode | Reserved | IC2F[3:0] | IC2 PSC [1:0] | CC2S [1:0] | IC1F[3:0] | IC1 PSC [1:0] | CC1S [1:0] | |||||||||||||||||||||||||||
| Reset value | 0 | 0 | 0 | 0 | 0 | |||||||||||||||||||||||||||||
| 0x1C | TIMx_CCMR2 Output Compare mode | Reserved | OC4CE | OC4M [2:0] | OC4PE | OC4FE | CC4S [1:0] | OC3CE | OC3M [2:0] | OC3PE | OC3FE | CC3S [1:0] | ||||||||||||||||||||||
| Reset value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ||||||||||||||||||||||||
| TIMx_CCMR2 Input Capture mode | Reserved | IC4F[3:0] | IC4 PSC [1:0] | CC4S [1:0] | IC3F[3:0] | IC3 PSC [1:0] | CC3S [1:0] | |||||||||||||||||||||||||||
| Reset value | 0 | 0 | 0 | 0 | 0 | |||||||||||||||||||||||||||||
| 0x20 | TIMx_CCER | Reserved | CC4NP | Reserved | CC4P | CC4E | CC3NP | Reserved | CC3P | CC3E | CC2NP | |||||||||||||||||||||||
| Reset value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | |||||||||||||||||||||||||||
| 0x24 | TIMx_CNT | CNT[31:16] (TIM2 and TIM5 only, reserved on the other timers) | CNT[15:0] | |||||||||||||||||||||||||||||||
| Reset value | ||||||||||||||||||||||||||||||||||
| 0x28 | TIMx_PSC | Reserved | PSC[15:0] | |||||||||||||||||||||||||||||||
| Reset value | ||||||||||||||||||||||||||||||||||
Table 56. TIM2 to TIM5 register map and reset values (continued)
| Offset | Register | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 0x2C | TIMx_ARR | ARR[31:16] (TIM2 and TIM5 only, reserved on the other timers) | ARR[15:0] | ||||||||||||||||||||||||||||||
| Reset value | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 0x30 | Reserved | ||||||||||||||||||||||||||||||||
| 0x34 | TIMx_CCR1 | CCR1[31:16] (TIM2 and TIM5 only, reserved on the other timers) | CCR1[15:0] | ||||||||||||||||||||||||||||||
| Reset value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | |
| 0x38 | TIMx_CCR2 | CCR2[31:16] (TIM2 and TIM5 only, reserved on the other timers) | CCR2[15:0] | ||||||||||||||||||||||||||||||
| Reset value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | |
| 0x3C | TIMx_CCR3 | CCR3[31:16] (TIM2 and TIM5 only, reserved on the other timers) | CCR3[15:0] | ||||||||||||||||||||||||||||||
| Reset value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | |
| 0x40 | TIMx_CCR4 | CCR4[31:16] (TIM2 and TIM5 only, reserved on the other timers) | CCR4[15:0] | ||||||||||||||||||||||||||||||
| Reset value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | |
| 0x44 | Reserved | ||||||||||||||||||||||||||||||||
| 0x48 | TIMx_DCR | Reserved | |||||||||||||||||||||||||||||||
| Reset value | |||||||||||||||||||||||||||||||||
| 0x4C | TIMx_DMAR | Reserved | DMAB[15:0] | ||||||||||||||||||||||||||||||
| Reset value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | |||||||||||||||||
| 0x50 | TIM2_OR | Reserved | |||||||||||||||||||||||||||||||
| Reset value | |||||||||||||||||||||||||||||||||
| 0x50 | TIM5_OR | Reserved | |||||||||||||||||||||||||||||||
| Reset value | |||||||||||||||||||||||||||||||||