25. System window watchdog (WWDG)

25.1 Introduction

The system window watchdog (WWDG) is used to detect the occurrence of a software fault, usually generated by external interference or by unforeseen logical conditions, which causes the application program to abandon its normal sequence. The watchdog circuit generates an MCU reset on expiry of a programmed time period, unless the program refreshes the contents of the down-counter before the T6 bit becomes cleared. An MCU reset is also generated if the 7-bit down-counter value (in the control register) is refreshed before the down-counter has reached the window register value. This implies that the counter must be refreshed in a limited window.

The WWDG clock is prescaled from the APB1 clock and has a configurable time-window that can be programmed to detect abnormally late or early application behavior.

The WWDG is best suited for applications which require the watchdog to react within an accurate timing window.

25.2 WWDG main features

25.3 WWDG functional description

If the watchdog is activated (the WDGA bit is set in the WWDG_CR register) and when the 7-bit down-counter (T[6:0] bits) is decremented from 0x40 to 0x3F (T6 becomes cleared), it initiates a reset. If the software reloads the counter while the counter is greater than the value stored in the window register, then a reset is generated.

The application program must write in the WWDG_CR register at regular intervals during normal operation to prevent an MCU reset. This operation must occur only when the counter value is lower than the window register value and higher than 0x3F. The value to be stored in the WWDG_CR register must be between 0xFF and 0xC0.

Refer to Figure 321 for the WWDG block diagram.

25.3.1 WWDOG block diagram

Figure 321. Watchdog block diagram

Figure 321. Watchdog block diagram. The diagram shows the internal architecture of the WWDOG. On the left, an APB bus connects to a Register interface containing three registers: WWDOG_CFR, WWDOG_SR, and WWDOG_CR. The WWDOG_CFR register outputs a 7-bit value W[6:0] to a CMP block. The WWDOG_CR register has a readback output T[6:0] and a preload input for the 7-bit DownCounter (CNT). The CNT block is initialized to 0x40 and receives a reload value from the WWDOG_CR register. The CNT block outputs cnt_out, which is compared by the CMP block. The CMP block outputs CMP = 1 when T[6:0] > W[6:0]. This signal is ANDed with the T6 bit from the WWDOG_CR register. The output of this AND gate is ORed with the WDGA bit from the WWDOG_CR register to produce the wwdg_out_rst signal. The CNT block also outputs a 7-bit value T[6:0] to a Logic block, which also receives EWI and EWIF signals from the WWDOG_CR register. The Logic block produces the wwdg_it signal. The pclk input is divided by 4096 and then by 2^WDGTB to drive the CNT block. The diagram is labeled MS47214V1.
Figure 321. Watchdog block diagram. The diagram shows the internal architecture of the WWDOG. On the left, an APB bus connects to a Register interface containing three registers: WWDOG_CFR, WWDOG_SR, and WWDOG_CR. The WWDOG_CFR register outputs a 7-bit value W[6:0] to a CMP block. The WWDOG_CR register has a readback output T[6:0] and a preload input for the 7-bit DownCounter (CNT). The CNT block is initialized to 0x40 and receives a reload value from the WWDOG_CR register. The CNT block outputs cnt_out, which is compared by the CMP block. The CMP block outputs CMP = 1 when T[6:0] > W[6:0]. This signal is ANDed with the T6 bit from the WWDOG_CR register. The output of this AND gate is ORed with the WDGA bit from the WWDOG_CR register to produce the wwdg_out_rst signal. The CNT block also outputs a 7-bit value T[6:0] to a Logic block, which also receives EWI and EWIF signals from the WWDOG_CR register. The Logic block produces the wwdg_it signal. The pclk input is divided by 4096 and then by 2^WDGTB to drive the CNT block. The diagram is labeled MS47214V1.

25.3.2 Enabling the watchdog

The watchdog is always disabled after a reset. It is enabled by setting the WDGA bit in the WWDOG_CR register, then it cannot be disabled again except by a reset.

25.3.3 Controlling the down-counter

This down-counter is free-running, counting down even if the watchdog is disabled. When the watchdog is enabled, the T6 bit must be set to prevent generating an immediate reset.

The T[5:0] bits contain the number of increments that represent the time delay before the watchdog produces a reset. The timing varies between a minimum and a maximum value due to the unknown status of the prescaler when writing to the WWDOG_CR register (see Figure 322 ). The WWDOG configuration register (WWDOG_CFR) contains the high limit of the window: to prevent a reset, the down-counter must be reloaded when its value is lower than the window register value and greater than 0x3F. Figure 322 describes the window watchdog process.

Note: The T6 bit can be used to generate a software reset (the WDGA bit is set and the T6 bit is cleared).

25.3.4 How to program the watchdog timeout

Use the formula in Figure 322 to calculate the WWDOG timeout.


Warning: When writing to the WWDOG_CR register, always write 1 in the T6 bit to avoid generating an immediate reset.


Figure 322. Window watchdog timing diagram

Figure 322. Window watchdog timing diagram. The diagram shows the timing relationship between the CNT DownCounter, WWDG signals, and the T6 bit. The CNT DownCounter (T[6:0]) starts at 0x3F and counts down. The WWDG window (W[6:0]) is shown as a horizontal line. The diagram is divided into two regions: 'Refresh not allowed' and 'Refresh allowed'. A zoomed-in view of the counter shows values 0x41, 0x40, and 0x3F. The timeout period is labeled as T_pclk x 4096 x 2^WDGTB. Below the counter, the wwdg_ewit signal is shown as a pulse. The wwdg_rst signal is shown as a pulse. The T6 bit is shown as a pulse. The diagram is labeled MS47266V1.
Figure 322. Window watchdog timing diagram. The diagram shows the timing relationship between the CNT DownCounter, WWDG signals, and the T6 bit. The CNT DownCounter (T[6:0]) starts at 0x3F and counts down. The WWDG window (W[6:0]) is shown as a horizontal line. The diagram is divided into two regions: 'Refresh not allowed' and 'Refresh allowed'. A zoomed-in view of the counter shows values 0x41, 0x40, and 0x3F. The timeout period is labeled as T_pclk x 4096 x 2^WDGTB. Below the counter, the wwdg_ewit signal is shown as a pulse. The wwdg_rst signal is shown as a pulse. The T6 bit is shown as a pulse. The diagram is labeled MS47266V1.

The formula to calculate the timeout value is given by:

\[ t_{\text{WWDG}} = t_{\text{PCLK1}} \times 4096 \times 2^{\text{WDGTB}[1:0]} \times (T[5:0] + 1) \quad (\text{ms}) \]

where:

\( t_{\text{WWDG}} \) : WWDG timeout

\( t_{\text{PCLK}} \) : APB1 clock period measured in ms

4096: value corresponding to internal divider

As an example, let's assume APB1 frequency is equal to 48 MHz, WDGTB[1:0] is set to 3 and T[5:0] is set to 63:

\[ t_{\text{WWDG}} = (1/48000) \times 4096 \times 2^3 \times (63 + 1) = 43.69\text{ms} \]

Refer to the datasheet for the minimum and maximum values of the \( t_{\text{WWDG}} \) .

25.3.5 Debug mode

When the device enters debug mode (processor halted), the WWDG counter either continues to work normally or stops, depending on the configuration bit in DBG module. For more details refer to .

25.4 WWDG interrupts

The early wakeup interrupt (EWI) can be used if specific safety operations or data logging must be performed before the actual reset is generated. The EWI interrupt is enabled by setting the EWI bit in the WWDG_CFR register. When the down-counter reaches the value 0x40, an EWI interrupt is generated and the corresponding interrupt service routine (ISR) can be used to trigger specific actions (such as communications or data logging), before resetting the device.

In some applications, the EWI interrupt can be used to manage a software system check and/or system recovery/graceful degradation, without generating a WWDG reset. In this case, the corresponding interrupt service routine (ISR) has to reload the WWDG counter to avoid the WWDG reset, then trigger the required actions.

The EWI interrupt is cleared by writing '0' to the EWIF bit in the WWDG_SR register.

Note: When the EWI interrupt cannot be served, e.g. due to a system lock in a higher priority task, the WWDG reset is eventually generated.

25.5 WWDG registers

Refer to Section 1.2 on page 43 for a list of abbreviations used in register descriptions.

The peripheral registers can be accessed by halfwords (16-bit) or words (32-bit).

25.5.1 WWDG control register (WWDG_CR)

Address offset: 0x000

Reset value: 0x0000 007F

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
1514131211109876543210
Res.Res.Res.Res.Res.Res.Res.Res.WDGAT[6:0]
rsrwrwrwrwrwrwrw

Bits 31:8 Reserved, must be kept at reset value.

Bit 7 WDGA : Activation bit

This bit is set by software and only cleared by hardware after a reset. When WDGA = 1, the watchdog can generate a reset.
0: Watchdog disabled
1: Watchdog enabled

Bits 6:0 T[6:0] : 7-bit counter (MSB to LSB)

These bits contain the value of the watchdog counter, decremented every \( (4096 \times 2^{\text{WDGTB}[1:0]}) \) PCLK cycles. A reset is produced when it is decremented from 0x40 to 0x3F (T6 becomes cleared).

25.5.2 WWDG configuration register (WWDG_CFR)

Address offset: 0x004

Reset value: 0x0000 007F

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
1514131211109876543210
Res.Res.Res.Res.Res.Res.EWIWDGTB[1:0]W[6:0]
rsrwrwrwrwrwrwrwrwrw

Bits 31:10 Reserved, must be kept at reset value.

Bit 9 EWI : Early wakeup interrupt

When set, an interrupt occurs whenever the counter reaches the value 0x40. This interrupt is only cleared by hardware after a reset.

Bits 8:7 WDGTB[1:0] : Timer base

The time base of the prescaler can be modified as follows:
00: CK Counter Clock (PCLK div 4096) div 1
01: CK Counter Clock (PCLK div 4096) div 2
10: CK Counter Clock (PCLK div 4096) div 4
11: CK Counter Clock (PCLK div 4096) div 8

Bits 6:0 W[6:0] : 7-bit window value

These bits contain the window value to be compared with the down-counter.

25.5.3 WWDG status register (WWDG_SR)

Address offset: 0x008

Reset value: 0x0000 0000

31302928272625242322212019181716
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.
1514131211109876543210
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.EWIF
rc_w0

Bits 31:1 Reserved, must be kept at reset value.

Bit 0 EWIF : Early wakeup interrupt flag

This bit is set by hardware when the counter has reached the value 0x40. It must be cleared by software by writing '0'. Writing '1' has no effect. This bit is also set if the interrupt is not enabled.

25.5.4 WWDG register map

The following table gives the WWDG register map and reset values.

Table 110. WWDG register map and reset values

OffsetRegister313029282726252423222120191817161514131211109876543210
0x000WWDG_CRRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.WDGAT[6:0]
Reset value01111111
0x004WWDG_CFRRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.EWIWDGTB1W[6:0]
Reset value000111111
0x008WWDG_SRRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.EWIF
Reset value0

Refer to Section 2.2 on page 47 for the register boundary addresses.