16. General-purpose timers (TIM2 to TIM5, TIM19)

16.1 TIM2 to TIM5/TIM19 introduction

The general-purpose timers consist of a 16-bit or 32-bit auto-reload counter driven by a programmable prescaler.

They may be used for a variety of purposes, including measuring the pulse lengths of input signals ( input capture ) or generating output waveforms ( output compare and PWM ).

Pulse lengths and waveform periods can be modulated from a few microseconds to several milliseconds using the timer prescaler and the RCC clock controller prescalers.

The timers are completely independent, and do not share any resources. They can be synchronized together as described in Section 16.3.15 .

16.2 TIM2 to TIM5/TIM19 main features

General-purpose TIMx timer features include:

Figure 54. General-purpose timer block diagram

General-purpose timer block diagram showing internal clock, ETR, ITR, TI1-TI4 inputs, counter, capture/compare registers, and output controls.

The diagram illustrates the internal architecture of a general-purpose timer. At the top, the Internal clock (CK_INT) and TIMxCLK from RCC are connected to a Trigger controller . The TIMx_ETR input passes through a Polarity selection & edge detector & prescaler to produce ETRP , which is filtered by an Input filter to generate ETRF for the Trigger controller . Four internal trigger signals ( ITR0 , ITR1 , ITR2 , ITR3 ) are combined via an ITR block to produce TRC , which also feeds into the Trigger controller . The Trigger controller outputs TRGO to other timers and provides control signals ( Reset , enable , up , count ) to the Slave controller mode and Encoder interface . The Slave controller mode and Encoder interface also receive inputs from TI1FP1 , TI2FP2 , and TI1F_ED . The Auto-reload register is controlled by Stop , clear , or up/down signals and provides the U (update) signal to the CNT counter . The CNT counter is clocked by CK_PSC (from a PSC prescaler ) and CK_CNT . The CNT counter outputs are connected to four Capture/Compare registers ( CC1 through CC4 ). Each register has a Prescaler and IC (input capture) inputs. The IC inputs are connected to TI (timer input) signals through Input filter & edge detector blocks. The TI signals are TI1 , TI2 , TI3 , and TI4 . The TI1 signal is also connected to an XOR block. The Capture/Compare registers output OC (output compare) signals ( OC1 through OC4 ) through Output control blocks. The OC signals are TIMx_CH1 , TIMx_CH2 , TIMx_CH3 , and TIMx_CH4 . The ETR signal is also connected to the ETR input of the Trigger controller .

Notes:

MS19673V1

General-purpose timer block diagram showing internal clock, ETR, ITR, TI1-TI4 inputs, counter, capture/compare registers, and output controls.

16.3 TIM2 to TIM5/TIM19 functional description

16.3.1 Time-base unit

The main block of the programmable timer is a 16-bit/32-bit counter with its related auto-reload register. The counter can count up, down or both up and down but also down or both up and down. The counter clock can be divided by a prescaler.

The counter, the auto-reload register and the prescaler register can be written or read by software. This is true even when the counter is running.

The time-base unit includes:

The auto-reload register is preloaded. Writing to or reading from the auto-reload register accesses the preload register. The content of the preload register are transferred into the shadow register permanently or at each update event (UEV), depending on the auto-reload preload enable bit (ARPE) in TIMx_CR1 register. The update event is sent when the counter reaches the overflow (or underflow when downcounting) and if the UDIS bit equals 0 in the TIMx_CR1 register. It can also be generated by software. The generation of the update event is described in detail for each configuration.

The counter is clocked by the prescaler output CK_CNT, which is enabled only when the counter enable bit (CEN) in TIMx_CR1 register is set (refer also to the slave mode controller description to get more details on counter enabling).

Note that the actual counter enable signal CNT_EN is set 1 clock cycle after CEN.

Prescaler description

The prescaler can divide the counter clock frequency by any factor between 1 and 65536. It is based on a 16-bit counter controlled through a 16-bit/32-bit register (in the TIMx_PSC register). It can be changed on the fly as this control register is buffered. The new prescaler ratio is taken into account at the next update event.

Figure 55 and Figure 16.3.2 give some examples of the counter behavior when the prescaler ratio is changed on the fly:

Figure 55. Counter timing diagram with prescaler division change from 1 to 2

Timing diagram for Figure 55 showing the effect of changing the prescaler division from 1 to 2. The diagram includes signals for CK_PSC, CEN, Timerclock (CK_CNT), Counter register, Update event (UEV), Prescaler control register, Prescaler buffer, and Prescaler counter. The counter register values are F7, F8, F9, FA, FB, FC, 00, 01, 02, 03. The prescaler control register is changed from 0 to 1. The prescaler buffer is updated from 0 to 1. The prescaler counter counts from 0 to 1, then 0 to 1, then 0 to 1, then 0 to 1. The update event (UEV) is generated when the counter reaches FC. The timerclock (CK_CNT) is derived from CK_PSC and the prescaler division. The counter register values are shown in hexadecimal, except for the first few which are in decimal.

Timing diagram for Figure 55. The diagram shows the relationship between the following signals over time:

MS31076V2

Timing diagram for Figure 55 showing the effect of changing the prescaler division from 1 to 2. The diagram includes signals for CK_PSC, CEN, Timerclock (CK_CNT), Counter register, Update event (UEV), Prescaler control register, Prescaler buffer, and Prescaler counter. The counter register values are F7, F8, F9, FA, FB, FC, 00, 01, 02, 03. The prescaler control register is changed from 0 to 1. The prescaler buffer is updated from 0 to 1. The prescaler counter counts from 0 to 1, then 0 to 1, then 0 to 1, then 0 to 1. The update event (UEV) is generated when the counter reaches FC. The timerclock (CK_CNT) is derived from CK_PSC and the prescaler division. The counter register values are shown in hexadecimal, except for the first few which are in decimal.

Figure 56. Counter timing diagram with prescaler division change from 1 to 4

Timing diagram for Figure 56 showing the effect of changing the prescaler division from 1 to 4. The diagram includes signals for CK_PSC, CEN, Timerclock (CK_CNT), Counter register, Update event (UEV), Prescaler control register, Prescaler buffer, and Prescaler counter. The counter register values are F7, F8, F9, FA, FB, FC, 00, 01. The prescaler control register is changed from 0 to 3. The prescaler buffer is updated from 0 to 3. The prescaler counter counts from 0 to 1, 2, 3, then 0 to 1, 2, 3. The update event (UEV) is generated when the counter reaches FC. The timerclock (CK_CNT) is derived from CK_PSC and the prescaler division. The counter register values are shown in hexadecimal, except for the first few which are in decimal.

Timing diagram for Figure 56. The diagram shows the relationship between the following signals over time:

MS31077V2

Timing diagram for Figure 56 showing the effect of changing the prescaler division from 1 to 4. The diagram includes signals for CK_PSC, CEN, Timerclock (CK_CNT), Counter register, Update event (UEV), Prescaler control register, Prescaler buffer, and Prescaler counter. The counter register values are F7, F8, F9, FA, FB, FC, 00, 01. The prescaler control register is changed from 0 to 3. The prescaler buffer is updated from 0 to 3. The prescaler counter counts from 0 to 1, 2, 3, then 0 to 1, 2, 3. The update event (UEV) is generated when the counter reaches FC. The timerclock (CK_CNT) is derived from CK_PSC and the prescaler division. The counter register values are shown in hexadecimal, except for the first few which are in decimal.

16.3.2 Counter modes

Upcounting mode

In upcounting mode, the counter counts from 0 to the auto-reload value (content of the TIMx_ARR register), then restarts from 0 and generates a counter overflow event.

An Update event can be generated at each counter overflow or by setting the UG bit in the TIMx_EGR register (by software or by using the slave mode controller).

The UEV event can be disabled by software by setting the UDIS bit in TIMx_CR1 register. This is to avoid updating the shadow registers while writing new values in the preload registers. Then no update event occurs until the UDIS bit has been written to 0. However, the counter restarts from 0, as well as the counter of the prescaler (but the prescale rate does not change). In addition, if the URS bit (update request selection) in TIMx_CR1 register is set, setting the UG bit generates an update event UEV but without setting the UIF flag (thus no interrupt or DMA request is sent). This is to avoid generating both update and capture interrupts when clearing the counter on the capture event.

When an update event occurs, all the registers are updated and the update flag (UIF bit in TIMx_SR register) is set (depending on the URS bit):

The following figures show some examples of the counter behavior for different clock frequencies when TIMx_ARR=0x36.

Figure 57. Counter timing diagram, internal clock divided by 1

Figure 57: Counter timing diagram, internal clock divided by 1. The diagram shows the relationship between the prescaler clock (CK_PSC), counter enable (CNT_EN), timer clock (Timerclock = CK_CNT), counter register values, counter overflow, update event (UEV), and update interrupt flag (UIF).

The timing diagram illustrates the operation of a timer in upcounting mode. The top signal, CK_PSC, is a periodic square wave representing the prescaler clock. Below it, CNT_EN is a signal that goes high to enable the counter. The third signal, Timerclock = CK_CNT, is the clock for the counter, which is derived from CK_PSC. The fourth signal shows the Counter register values, which count from 31 to 36, then overflow to 00 and continue counting (01, 02, 03, 04, 05, 06, 07). The fifth signal, Counter overflow, is a pulse that goes high when the counter reaches the auto-reload value (36) and then goes low. The sixth signal, Update event (UEV), is a pulse that goes high when the counter overflows. The bottom signal, Update interrupt flag (UIF), is a pulse that goes high when the counter overflows and remains high until it is cleared.

Counter register3132333435360001020304050607

MS31078V2

Figure 57: Counter timing diagram, internal clock divided by 1. The diagram shows the relationship between the prescaler clock (CK_PSC), counter enable (CNT_EN), timer clock (Timerclock = CK_CNT), counter register values, counter overflow, update event (UEV), and update interrupt flag (UIF).

Figure 58. Counter timing diagram, internal clock divided by 2

Timing diagram for internal clock divided by 2. It shows the relationship between CK_PSC, CNT_EN, Timerclock (CK_CNT), Counter register values (0034 to 0003), Counter overflow, Update event (UEV), and Update interrupt flag (UIF).

This timing diagram illustrates the operation of a timer with its internal clock divided by 2. The signals shown are:

Vertical dashed lines indicate the timing relationships between the clock edges and the counter value changes. The diagram is labeled MS31079V2 in the bottom right corner.

Timing diagram for internal clock divided by 2. It shows the relationship between CK_PSC, CNT_EN, Timerclock (CK_CNT), Counter register values (0034 to 0003), Counter overflow, Update event (UEV), and Update interrupt flag (UIF).

Figure 59. Counter timing diagram, internal clock divided by 4

Timing diagram for internal clock divided by 4. It shows the relationship between CK_PSC, CNT_EN, Timerclock (CK_CNT), Counter register values (0035 to 0001), Counter overflow, Update event (UEV), and Update interrupt flag (UIF).

This timing diagram illustrates the operation of a timer with its internal clock divided by 4. The signals shown are:

Vertical dashed lines indicate the timing relationships between the clock edges and the counter value changes. The diagram is labeled MS31080V2 in the bottom right corner.

Timing diagram for internal clock divided by 4. It shows the relationship between CK_PSC, CNT_EN, Timerclock (CK_CNT), Counter register values (0035 to 0001), Counter overflow, Update event (UEV), and Update interrupt flag (UIF).

Figure 60. Counter timing diagram, internal clock divided by N

Timing diagram for internal clock divided by N. It shows CK_PSC, Timerclock = CK_CNT, Counter register (values 1F, 20, 00), Counter overflow, Update event (UEV), and Update interrupt flag (UIF) over time. The counter overflows from 20 to 00, triggering an overflow and update event.

This timing diagram illustrates the operation of a timer with an internal clock divided by N. The top signal is CK_PSC, a periodic square wave. Below it, Timerclock = CK_CNT is shown as a series of pulses. The Counter register starts at 1F, increments to 20, and then overflows to 00. The Counter overflow signal goes high at the overflow point. The Update event (UEV) and Update interrupt flag (UIF) are also shown going high at the overflow. The diagram is labeled MS31081V2 in the bottom right corner.

Timing diagram for internal clock divided by N. It shows CK_PSC, Timerclock = CK_CNT, Counter register (values 1F, 20, 00), Counter overflow, Update event (UEV), and Update interrupt flag (UIF) over time. The counter overflows from 20 to 00, triggering an overflow and update event.

Figure 61. Counter timing diagram, Update event when ARPE=0 (TIMx_ARR not preloaded)

Timing diagram showing an update event when ARPE=0. It includes signals for CK_PSC, CEN, Timerclock = CK_CNT, Counter register (counting 31, 32, 33, 34, 35, 36, 00, 01, 02, 03, 04, 05, 06, 07), Counter overflow, Update event (UEV), Update interrupt flag (UIF), and Auto-reload preload register (values FF, 36). A note indicates writing a new value in TIMx_ARR.

This timing diagram shows the counter operation when ARPE=0 and the TIMx_ARR register is not preloaded. It includes signals for CK_PSC, CEN (Counter Enable), Timerclock = CK_CNT, Counter register, Counter overflow, Update event (UEV), Update interrupt flag (UIF), and Auto-reload preload register. The counter counts from 31 to 36, then overflows to 00 and continues counting. The Auto-reload preload register initially contains FF and is then updated to 36. A note indicates that a new value is written in TIMx_ARR. The diagram is labeled MS31082V2 in the bottom right corner.

Timing diagram showing an update event when ARPE=0. It includes signals for CK_PSC, CEN, Timerclock = CK_CNT, Counter register (counting 31, 32, 33, 34, 35, 36, 00, 01, 02, 03, 04, 05, 06, 07), Counter overflow, Update event (UEV), Update interrupt flag (UIF), and Auto-reload preload register (values FF, 36). A note indicates writing a new value in TIMx_ARR.

Figure 62. Counter timing diagram, Update event when ARPE=1 (TIMx_ARR preloaded)

Figure 62: Counter timing diagram showing the relationship between CK_PSC, CEN, Timerclock (CK_CNT), Counter register, Counter overflow, Update event (UEV), Update interrupt flag (UIF), Auto-reload preload register, and Auto-reload shadow register. The diagram illustrates the timing of an update event when ARPE=1 and the auto-reload register is preloaded. The counter counts from F0 to F5, then overflows to 00, generating an overflow and update event. The auto-reload preload register is updated from F5 to 36, and the shadow register is updated from F5 to 36 at the update event.

The timing diagram shows the following signals and registers over time:

MS31083V2

Figure 62: Counter timing diagram showing the relationship between CK_PSC, CEN, Timerclock (CK_CNT), Counter register, Counter overflow, Update event (UEV), Update interrupt flag (UIF), Auto-reload preload register, and Auto-reload shadow register. The diagram illustrates the timing of an update event when ARPE=1 and the auto-reload register is preloaded. The counter counts from F0 to F5, then overflows to 00, generating an overflow and update event. The auto-reload preload register is updated from F5 to 36, and the shadow register is updated from F5 to 36 at the update event.

Downcounting mode

In downcounting mode, the counter counts from the auto-reload value (content of the TIMx_ARR register) down to 0, then restarts from the auto-reload value and generates a counter underflow event.

An Update event can be generated at each counter underflow or by setting the UG bit in the TIMx_EGR register (by software or by using the slave mode controller)

The UEV update event can be disabled by software by setting the UDIS bit in TIMx_CR1 register. This is to avoid updating the shadow registers while writing new values in the preload registers. Then no update event occurs until UDIS bit has been written to 0. However, the counter restarts from the current auto-reload value, whereas the counter of the prescaler restarts from 0 (but the prescale rate doesn't change).

In addition, if the URS bit (update request selection) in TIMx_CR1 register is set, setting the UG bit generates an update event UEV but without setting the UIF flag (thus no interrupt or DMA request is sent). This is to avoid generating both update and capture interrupts when clearing the counter on the capture event.

When an update event occurs, all the registers are updated and the update flag (UIF bit in TIMx_SR register) is set (depending on the URS bit):

The following figures show some examples of the counter behavior for different clock frequencies when TIMx_ARR=0x36.

Figure 63. Counter timing diagram, internal clock divided by 1 Timing diagram for internal clock divided by 1

Timing diagram showing the counter behavior when the internal clock is divided by 1. The diagram includes the following signals and states:

MS31184V1

Timing diagram for internal clock divided by 1
Figure 64. Counter timing diagram, internal clock divided by 2 Timing diagram for internal clock divided by 2

Timing diagram showing the counter behavior when the internal clock is divided by 2. The diagram includes the following signals and states:

MS31185V1

Timing diagram for internal clock divided by 2

Figure 65. Counter timing diagram, internal clock divided by 4

Timing diagram for internal clock divided by 4. It shows CK_PSC (square wave), CNT_EN (high), Timerclock = CK_CNT (pulses), Counter register (values 0001, 0000, 0000, 0001), Counter underflow (pulses at 0000), Update event (UEV) (pulses at 0000), and Update interrupt flag (UIF) (high after 0000).

The diagram shows the following signals over time:

MS31186V1

Timing diagram for internal clock divided by 4. It shows CK_PSC (square wave), CNT_EN (high), Timerclock = CK_CNT (pulses), Counter register (values 0001, 0000, 0000, 0001), Counter underflow (pulses at 0000), Update event (UEV) (pulses at 0000), and Update interrupt flag (UIF) (high after 0000).

Figure 66. Counter timing diagram, internal clock divided by N

Timing diagram for internal clock divided by N. It shows CK_PSC (square wave), Timerclock = CK_CNT (pulses), Counter register (values 20, 1F, 00, 36), Counter underflow (pulses at 00), Update event (UEV) (pulses at 00), and Update interrupt flag (UIF) (high after 00).

The diagram shows the following signals over time:

MS31187V1

Timing diagram for internal clock divided by N. It shows CK_PSC (square wave), Timerclock = CK_CNT (pulses), Counter register (values 20, 1F, 00, 36), Counter underflow (pulses at 00), Update event (UEV) (pulses at 00), and Update interrupt flag (UIF) (high after 00).

Figure 67. Counter timing diagram, Update event when repetition counter is not used

Figure 67: Counter timing diagram showing the relationship between CK_PSC, CEN, Timerclock (CK_CNT), Counter register, Counter underflow, Update event (UEV), Update interrupt flag (UIF), and Auto-reload preload register. The diagram illustrates the counter counting from 05 down to 00, then overflowing to 36 and continuing to count down. The update event (UEV) and interrupt flag (UIF) are shown as pulses when the counter reaches 00. The auto-reload preload register is shown with the value FF, which is updated to 36.

The timing diagram shows the following signals and their relationship:

MS31188V1

Figure 67: Counter timing diagram showing the relationship between CK_PSC, CEN, Timerclock (CK_CNT), Counter register, Counter underflow, Update event (UEV), Update interrupt flag (UIF), and Auto-reload preload register. The diagram illustrates the counter counting from 05 down to 00, then overflowing to 36 and continuing to count down. The update event (UEV) and interrupt flag (UIF) are shown as pulses when the counter reaches 00. The auto-reload preload register is shown with the value FF, which is updated to 36.

Center-aligned mode (up/down counting)

In center-aligned mode, the counter counts from 0 to the auto-reload value (content of the TIMx_ARR register) – 1, generates a counter overflow event, then counts from the auto-reload value down to 1 and generates a counter underflow event. Then it restarts counting from 0.

Center-aligned mode is active when the CMS bits in TIMx_CR1 register are not equal to '00'. The Output compare interrupt flag of channels configured in output is set when: the counter counts down (Center aligned mode 1, CMS = "01"), the counter counts up (Center aligned mode 2, CMS = "10") the counter counts up and down (Center aligned mode 3, CMS = "11").

In this mode, the direction bit (DIR from TIMx_CR1 register) cannot be written. It is updated by hardware and gives the current direction of the counter.

The update event can be generated at each counter overflow and at each counter underflow or by setting the UG bit in the TIMx_EGR register (by software or by using the slave mode controller) also generates an update event. In this case, the counter restarts counting from 0, as well as the counter of the prescaler.

The UEV update event can be disabled by software by setting the UDIS bit in TIMx_CR1 register. This is to avoid updating the shadow registers while writing new values in the preload registers. Then no update event occurs until the UDIS bit has been written to 0. However, the counter continues counting up and down, based on the current auto-reload value.

In addition, if the URS bit (update request selection) in TIMx_CR1 register is set, setting the UG bit generates an update event UEV but without setting the UIF flag (thus no interrupt or

DMA request is sent). This is to avoid generating both update and capture interrupt when clearing the counter on the capture event.

When an update event occurs, all the registers are updated and the update flag (UIF bit in TIMx_SR register) is set (depending on the URS bit):

The following figures show some examples of the counter behavior for different clock frequencies.

Figure 68. Counter timing diagram, internal clock divided by 1, TIMx_ARR=0x6

Timing diagram for a general-purpose timer in center-aligned mode 1. The diagram shows the relationship between the prescaler clock (CK_PSC), counter enable (CEN), timer clock (CK_CNT), counter register values, counter underflow/overflow, update event (UEV), and update interrupt flag (UIF).

The timing diagram illustrates the operation of a timer in center-aligned mode 1. The top signal, CK_PSC, is a periodic clock. Below it, CEN (Counter Enable) is shown as a high-level signal. The third signal, Timerclock = CK_CNT, is a square wave derived from CK_PSC. The fourth signal, 'Counter register', shows the counter's value over time: it counts down from 04 to 00, then counts up from 01 to 06, and then counts down again from 05 to 03. The 'Counter underflow' signal is a pulse that goes high when the counter reaches 00. The 'Counter overflow' signal is a pulse that goes high when the counter reaches 06. The 'Update event (UEV)' signal is a pulse that goes high when the counter reaches 00 or 06. The bottom signal, 'Update interrupt flag (UIF)', is a pulse that goes high when the counter reaches 00 or 06 and remains high until it is manually cleared. The diagram is labeled MS31189V1 in the bottom right corner.

Timing diagram for a general-purpose timer in center-aligned mode 1. The diagram shows the relationship between the prescaler clock (CK_PSC), counter enable (CEN), timer clock (CK_CNT), counter register values, counter underflow/overflow, update event (UEV), and update interrupt flag (UIF).
  1. 1. Here, center-aligned mode 1 is used (for more details refer to Section 16.4.1: TIMx control register 1 (TIMx_CR1) on page 344 ).

Figure 69. Counter timing diagram, internal clock divided by 2

Timing diagram for Figure 69 showing CK_PSC, CNT_EN, Timerclock = CK_CNT, Counter register (0003 to 0000), Counter underflow, Update event (UEV), and Update interrupt flag (UIF).

This timing diagram illustrates the operation of a timer where the internal clock is divided by 2. The top signal, CK_PSC, is a periodic square wave. Below it, CNT_EN is a horizontal line indicating the counter is enabled. The Timerclock = CK_CNT signal is a square wave with a frequency half that of CK_PSC. The Counter register shows a sequence of values: 0003, 0002, 0001, 0000, 0001, 0002, 0003. A 'Counter underflow' pulse occurs when the counter reaches 0000. The 'Update event (UEV)' and 'Update interrupt flag (UIF)' are shown as pulses that coincide with the counter underflow. Vertical dashed lines mark the rising edges of the Timerclock signal.

Timing diagram for Figure 69 showing CK_PSC, CNT_EN, Timerclock = CK_CNT, Counter register (0003 to 0000), Counter underflow, Update event (UEV), and Update interrupt flag (UIF).

MS31190V1

Figure 70. Counter timing diagram, internal clock divided by 4, TIMx_ARR=0x36

Timing diagram for Figure 70 showing CK_PSC, CNT_EN, Timerclock = CK_CNT, Counter register (0034 to 0036), Counter overflow, Update event (UEV), and Update interrupt flag (UIF).

This timing diagram shows a timer configured with an internal clock divided by 4 and an auto-reload register value of 0x36. The CK_PSC signal is a square wave. CNT_EN is high, enabling the counter. The Timerclock = CK_CNT signal has a frequency one-quarter that of CK_PSC. The Counter register displays values 0034, 0035, 0036, and then overflows back to 0035. A 'Counter overflow' pulse is generated at the 0036 mark. The 'Update event (UEV)' and 'Update interrupt flag (UIF)' are triggered by this overflow. Vertical dashed lines indicate the rising edges of the Timerclock.

Note: Here, center_aligned mode 2 or 3 is updated with an UIF on overflow

Timing diagram for Figure 70 showing CK_PSC, CNT_EN, Timerclock = CK_CNT, Counter register (0034 to 0036), Counter overflow, Update event (UEV), and Update interrupt flag (UIF).

MS31190V1

Figure 71. Counter timing diagram, internal clock divided by N

Timing diagram for internal clock divided by N. It shows CK_PSC, Timerclock = CK_CNT, Counter register (values 20, 1F, 01, 00), Counter underflow, Update event (UEV), and Update interrupt flag (UIF) over time. MS31192V1

This timing diagram illustrates the operation of a timer when the internal clock is divided by N. The top signal, CK_PSC, is a periodic square wave. Below it, the Timerclock = CK_CNT is shown as a single pulse that corresponds to the rising edge of the CK_PSC signal. The Counter register is shown with values 20, 1F, 01, and 00, indicating a countdown sequence. The Counter underflow signal is a pulse that goes high when the counter reaches 00. The Update event (UEV) and Update interrupt flag (UIF) are also shown as pulses that go high at the counter underflow. The diagram is labeled MS31192V1.

Timing diagram for internal clock divided by N. It shows CK_PSC, Timerclock = CK_CNT, Counter register (values 20, 1F, 01, 00), Counter underflow, Update event (UEV), and Update interrupt flag (UIF) over time. MS31192V1

Figure 72. Counter timing diagram, Update event with ARPE=1 (counter underflow)

Timing diagram for Update event with ARPE=1. It shows CK_PSC, CEN, Timerclock = CK_CNT, Counter register (counting 06 down to 00, then 01 up to 07), Counter underflow, Update event (UEV), Update interrupt flag (UIF), Auto-reload preload register (values FD, 36), Write a new value in TIMx_ARR, and Auto-reload active register (values FD, 36). MS31193V1

This timing diagram shows the timer operation with ARPE=1. The signals shown are CK_PSC, CEN (Counter Enable), Timerclock = CK_CNT, Counter register, Counter underflow, Update event (UEV), Update interrupt flag (UIF), Auto-reload preload register, Write a new value in TIMx_ARR, and Auto-reload active register. The counter counts down from 06 to 00, then underflows and counts up to 07. The Auto-reload preload register is shown with values FD and 36. The Write a new value in TIMx_ARR signal is shown as a pulse that goes high when the counter is at 00. The Auto-reload active register is shown with values FD and 36. The diagram is labeled MS31193V1.

Timing diagram for Update event with ARPE=1. It shows CK_PSC, CEN, Timerclock = CK_CNT, Counter register (counting 06 down to 00, then 01 up to 07), Counter underflow, Update event (UEV), Update interrupt flag (UIF), Auto-reload preload register (values FD, 36), Write a new value in TIMx_ARR, and Auto-reload active register (values FD, 36). MS31193V1

Figure 73. Counter timing diagram, Update event with ARPE=1 (counter overflow)

Figure 73. Counter timing diagram, Update event with ARPE=1 (counter overflow). The diagram shows the relationship between the prescaler clock (CK_PSC), counter enable (CEN), timer clock (CK_CNT), counter register values, counter overflow, update event (UEV), update interrupt flag (UIF), auto-reload preload register, and auto-reload active register. The counter register overflows from FC to 36, triggering an overflow and update event. The auto-reload preload register is updated from FD to 36, and the auto-reload active register is updated from FD to 36.

The timing diagram illustrates the behavior of a timer counter when an update event occurs due to a counter overflow with ARPE=1. The signals shown are:

MS31194V1

Figure 73. Counter timing diagram, Update event with ARPE=1 (counter overflow). The diagram shows the relationship between the prescaler clock (CK_PSC), counter enable (CEN), timer clock (CK_CNT), counter register values, counter overflow, update event (UEV), update interrupt flag (UIF), auto-reload preload register, and auto-reload active register. The counter register overflows from FC to 36, triggering an overflow and update event. The auto-reload preload register is updated from FD to 36, and the auto-reload active register is updated from FD to 36.

16.3.3 Clock selection

The counter clock can be provided by the following clock sources:

Internal clock source (CK_INT)

If the slave mode controller is disabled (SMS=000 in the TIMx_SMCR register), then the CEN, DIR (in the TIMx_CR1 register) and UG bits (in the TIMx_EGR register) are actual control bits and can be changed only by software (except UG which remains cleared automatically). As soon as the CEN bit is written to 1, the prescaler is clocked by the internal clock CK_INT.

Figure 74 shows the behavior of the control circuit and the upcounter in normal mode, without prescaler.

Figure 74. Control circuit in normal mode, internal clock divided by 1

Timing diagram for Figure 74 showing internal clock, CEN=CNT_EN, UG, CNT_INIT, counter clock, and counter register values over time.

The diagram shows the following signals and their relationship over time:

MS31085V2

Timing diagram for Figure 74 showing internal clock, CEN=CNT_EN, UG, CNT_INIT, counter clock, and counter register values over time.

External clock source mode 1

This mode is selected when SMS=111 in the TIMx_SMCR register. The counter can count at each rising or falling edge on a selected input.

Figure 75. TI2 external clock connection example

Block diagram for Figure 75 showing the TI2 external clock connection example with filter, edge detector, and multiplexers.

The diagram illustrates the connection of the TI2 input to the external clock source:

MS31196V1

Block diagram for Figure 75 showing the TI2 external clock connection example with filter, edge detector, and multiplexers.

For example, to configure the upcounter to count in response to a rising edge on the TI2 input, use the following procedure:

  1. 1. Configure channel 2 to detect rising edges on the TI2 input by writing CC2S= '01 in the TIMx_CCMR1 register.
  2. 2. Configure the input filter duration by writing the IC2F[3:0] bits in the TIMx_CCMR1 register (if no filter is needed, keep IC2F=0000).

Note: The capture prescaler is not used for triggering, so it does not need to be configured.

  1. 3. Select rising edge polarity by writing CC2P=0 and CC2NP=0 in the TIMx_CCER register.
  2. 4. Configure the timer in external clock mode 1 by writing SMS=111 in the TIMx_SMCR register.
  3. 5. Select TI2 as the input source by writing TS=110 in the TIMx_SMCR register.
  4. 6. Enable the counter by writing CEN=1 in the TIMx_CR1 register.

When a rising edge occurs on TI2, the counter counts once and the TIF flag is set.

The delay between the rising edge on TI2 and the actual clock of the counter is due to the resynchronization circuit on TI2 input.

Figure 76. Control circuit in external clock mode 1

Timing diagram for Figure 76 showing the relationship between TI2 input, CNT_EN, Counter clock, Counter register, and TIF flag.

The diagram illustrates the timing for the control circuit in external clock mode 1. It shows five signal traces over time:

Two arrows labeled "Write TIF=0" point to the falling edges of the TIF signal, indicating where the flag is cleared.

MS31087V2

Timing diagram for Figure 76 showing the relationship between TI2 input, CNT_EN, Counter clock, Counter register, and TIF flag.

External clock source mode 2

This mode is selected by writing ECE=1 in the TIMx_SMCR register.

The counter can count at each rising or falling edge on the external trigger input ETR.

Figure 77 gives an overview of the external trigger input block.

Figure 77. External trigger input block

Figure 77. External trigger input block diagram. The diagram shows the signal flow from the ETR pin through various processing stages to the CK_PSC output. The stages include an ETR pin input, an ETR multiplexer (controlled by ETP in TIMx_SMCR), a Divider (controlled by ETPS[1:0] in TIMx_SMCR), a Filter downcounter (controlled by ETF[3:0] in TIMx_SMCR), and a final multiplexer (controlled by ECE and SMS[2:0] in TIMx_SMCR). The final output is CK_PSC. The diagram also shows other inputs to the final multiplexer: TI2F or TI1F (rising or falling edges), TRGI (rising edges), ETRF (rising edges), and CK_INT (internal clock).

The diagram illustrates the external trigger input block for a general-purpose timer. The signal flow is as follows:

Figure 77. External trigger input block diagram. The diagram shows the signal flow from the ETR pin through various processing stages to the CK_PSC output. The stages include an ETR pin input, an ETR multiplexer (controlled by ETP in TIMx_SMCR), a Divider (controlled by ETPS[1:0] in TIMx_SMCR), a Filter downcounter (controlled by ETF[3:0] in TIMx_SMCR), and a final multiplexer (controlled by ECE and SMS[2:0] in TIMx_SMCR). The final output is CK_PSC. The diagram also shows other inputs to the final multiplexer: TI2F or TI1F (rising or falling edges), TRGI (rising edges), ETRF (rising edges), and CK_INT (internal clock).

MS33116V1

For example, to configure the upcounter to count each 2 rising edges on ETR, use the following procedure:

  1. 1. As no filter is needed in this example, write ETF[3:0]=0000 in the TIMx_SMCR register.
  2. 2. Set the prescaler by writing ETPS[1:0]=01 in the TIMx_SMCR register
  3. 3. Select rising edge detection on the ETR pin by writing ETP=0 in the TIMx_SMCR register
  4. 4. Enable external clock mode 2 by writing ECE=1 in the TIMx_SMCR register.
  5. 5. Enable the counter by writing CEN=1 in the TIMx_CR1 register.

The counter counts once each 2 ETR rising edges.

The delay between the rising edge on ETR and the actual clock of the counter is due to the resynchronization circuit on the ETRP signal.

Figure 78. Control circuit in external clock mode 2

Timing diagram for Figure 78. Control circuit in external clock mode 2. The diagram shows the relationship between several signals over time. fCK_INT is a periodic square wave. CNT_EN is a signal that goes high and stays high. ETR is a square wave with varying frequency. ETRP is a signal that is high when ETR is high. ETRF is a signal that is high when ETRP is high. Counter clock = CK_INT = CK_PSC is a signal that is high when ETRF is high. Counter register shows values 34, 35, and 36. Vertical dashed lines indicate clock edges. The counter register values 34, 35, and 36 are shown in a sequence, with 34 and 35 being full-width segments and 36 being a partial segment at the end. The counter increments by 1 at each rising edge of the counter clock signal.

Timing diagram showing the control circuit in external clock mode 2. The diagram illustrates the relationship between the internal clock ( \( f_{CK\_INT} \) ), counter enable (CNT_EN), external trigger (ETR), external trigger prescaler (ETRP), external trigger filter (ETRF), counter clock (Counter clock = \( CK\_INT = CK\_PSC \) ), and the counter register values (34, 35, 36). The counter register values are shown in a sequence, with 34 and 35 being full-width segments and 36 being a partial segment at the end. The counter increments by 1 at each rising edge of the counter clock signal.

Timing diagram for Figure 78. Control circuit in external clock mode 2. The diagram shows the relationship between several signals over time. fCK_INT is a periodic square wave. CNT_EN is a signal that goes high and stays high. ETR is a square wave with varying frequency. ETRP is a signal that is high when ETR is high. ETRF is a signal that is high when ETRP is high. Counter clock = CK_INT = CK_PSC is a signal that is high when ETRF is high. Counter register shows values 34, 35, and 36. Vertical dashed lines indicate clock edges. The counter register values 34, 35, and 36 are shown in a sequence, with 34 and 35 being full-width segments and 36 being a partial segment at the end. The counter increments by 1 at each rising edge of the counter clock signal.

MS3311V2

16.3.4 Capture/compare channels

Each Capture/Compare channel is built around a capture/compare register (including a shadow register), a input stage for capture (with digital filter, multiplexing and prescaler) and an output stage (with comparator and output control).

The following figure gives an overview of one Capture/Compare channel.

The input stage samples the corresponding \( TIx \) input to generate a filtered signal \( TIxF \) . Then, an edge detector with polarity selection generates a signal ( \( TIxFPx \) ) which can be used as trigger input by the slave mode controller or as the capture command. It is prescaled before the capture register ( \( ICxPS \) ).

Figure 79. Capture/compare channel (example: channel 1 input stage)

Figure 79: Capture/compare channel (example: channel 1 input stage) block diagram. The diagram shows the input stage for channel 1. TI1 is filtered by a downcounter (f_bts) to produce TI1F. TI1F is then processed by an edge detector to produce TI1F_Rising and TI1F_Falling signals. These signals are multiplexed with TI2F_Rising and TI2F_Falling (from channel 2) to produce TI1FP1 and TI2FP1. TI1FP1 is ANDed with TI1F_ED to produce an interrupt signal. TI2FP1 is used as the input for the capture/compare unit (IC1). IC1 is divided by a divider (/1, /2, /4, /8) to produce IC1PS. The input stage is controlled by registers ICF[3:0] (TIMx_CCMR1), CC1P/CC1NP, TIMx_CCER, and CC1S[1:0] (TIMx_CCMR1).
Figure 79: Capture/compare channel (example: channel 1 input stage) block diagram. The diagram shows the input stage for channel 1. TI1 is filtered by a downcounter (f_bts) to produce TI1F. TI1F is then processed by an edge detector to produce TI1F_Rising and TI1F_Falling signals. These signals are multiplexed with TI2F_Rising and TI2F_Falling (from channel 2) to produce TI1FP1 and TI2FP1. TI1FP1 is ANDed with TI1F_ED to produce an interrupt signal. TI2FP1 is used as the input for the capture/compare unit (IC1). IC1 is divided by a divider (/1, /2, /4, /8) to produce IC1PS. The input stage is controlled by registers ICF[3:0] (TIMx_CCMR1), CC1P/CC1NP, TIMx_CCER, and CC1S[1:0] (TIMx_CCMR1).

The output stage generates an intermediate waveform which is then used for reference: OCxRef (active high). The polarity acts at the end of the chain.

Figure 80. Capture/compare channel 1 main circuit

Figure 80: Capture/compare channel 1 main circuit block diagram. This diagram shows the main circuit for channel 1. It includes an APB Bus connected to an MCU-peripheral interface. The interface controls a Capture/compare preload register and a Capture/compare shadow register. The preload register is loaded from the bus via 'write CCR1H' and 'write CCR1L' signals. The shadow register is loaded from the preload register via 'capture_transfer' and 'compare_transfer' signals. The shadow register is connected to a Counter and a Comparator. The Counter is controlled by 'Capture' and 'compare_transfer' signals. The Comparator compares the Counter value (CNT) with the shadow register value (CCR1) to produce 'CNT>CCR1' and 'CNT=CCR1' signals. The output stage is controlled by 'Output mode' signals (CC1S[1], CC1S[0], OC1PE) and a 'UEV' signal from the time base unit. The input stage is controlled by 'Input mode' signals (CC1S[1], CC1S[0], IC1PS, CC1E, CC1G) and a 'read_in_progress' signal from the MCU interface.
Figure 80: Capture/compare channel 1 main circuit block diagram. This diagram shows the main circuit for channel 1. It includes an APB Bus connected to an MCU-peripheral interface. The interface controls a Capture/compare preload register and a Capture/compare shadow register. The preload register is loaded from the bus via 'write CCR1H' and 'write CCR1L' signals. The shadow register is loaded from the preload register via 'capture_transfer' and 'compare_transfer' signals. The shadow register is connected to a Counter and a Comparator. The Counter is controlled by 'Capture' and 'compare_transfer' signals. The Comparator compares the Counter value (CNT) with the shadow register value (CCR1) to produce 'CNT>CCR1' and 'CNT=CCR1' signals. The output stage is controlled by 'Output mode' signals (CC1S[1], CC1S[0], OC1PE) and a 'UEV' signal from the time base unit. The input stage is controlled by 'Input mode' signals (CC1S[1], CC1S[0], IC1PS, CC1E, CC1G) and a 'read_in_progress' signal from the MCU interface.

Figure 81. Output stage of capture/compare channel (channel 1)

Figure 81. Output stage of capture/compare channel (channel 1). The diagram shows the internal logic of the output stage. At the top, TIMx_SMCR register contains the OCCS bit. Below it, a multiplexer selects between OCREF_CLR (input 0) and ETRF (input 1) to generate the ocref_clr_int signal. This signal, along with CNT > CCR1 and CNT = CCR1 signals, is input to the Output mode controller. The controller also receives OC1M[2:0] from the TIMx_CCMR1 register. The controller outputs OC1REF, which is connected to the master mode controller. OC1REF is also input to a second multiplexer. This multiplexer has inputs 0 and 1, with input 1 being inverted. It is controlled by CC1P from the TIMx_CCER register. The output of this multiplexer is input to the Output enable circuit, which is controlled by CC1E from the TIM1_CCER register. The final output is OC1.
Figure 81. Output stage of capture/compare channel (channel 1). The diagram shows the internal logic of the output stage. At the top, TIMx_SMCR register contains the OCCS bit. Below it, a multiplexer selects between OCREF_CLR (input 0) and ETRF (input 1) to generate the ocref_clr_int signal. This signal, along with CNT > CCR1 and CNT = CCR1 signals, is input to the Output mode controller. The controller also receives OC1M[2:0] from the TIMx_CCMR1 register. The controller outputs OC1REF, which is connected to the master mode controller. OC1REF is also input to a second multiplexer. This multiplexer has inputs 0 and 1, with input 1 being inverted. It is controlled by CC1P from the TIMx_CCER register. The output of this multiplexer is input to the Output enable circuit, which is controlled by CC1E from the TIM1_CCER register. The final output is OC1.

The capture/compare block is made of one preload register and one shadow register. Write and read always access the preload register.

In capture mode, captures are actually done in the shadow register, which is copied into the preload register.

In compare mode, the content of the preload register is copied into the shadow register which is compared to the counter.

16.3.5 Input capture mode

In Input capture mode, the Capture/Compare Registers (TIMx_CCRx) are used to latch the value of the counter after a transition detected by the corresponding ICx signal. When a capture occurs, the corresponding CCxIF flag (TIMx_SR register) is set and an interrupt or a DMA request can be sent if they are enabled. If a capture occurs while the CCxIF flag was already high, then the over-capture flag CCxOF (TIMx_SR register) is set. CCxIF can be cleared by software by writing it to 0 or by reading the captured data stored in the TIMx_CCRx register. CCxOF is cleared when it is written with 0.

The following example shows how to capture the counter value in TIMx_CCR1 when TI1 input rises. To do this, use the following procedure:

  1. 1. Select the active input: TIMx_CCR1 must be linked to the TI1 input, so write the CC1S bits to 01 in the TIMx_CCMR1 register. As soon as CC1S becomes different from 00, the channel is configured in input and the TIMx_CCR1 register becomes read-only.
  2. 2. Program the appropriate input filter duration in relation with the signal connected to the timer (when the input is one of the TIx (ICxF bits in the TIMx_CCMRx register). Let's imagine that, when toggling, the input signal is not stable during at most 5 internal clock cycles. We must program a filter duration longer than these 5 clock cycles. We can validate a transition on TI1 when 8 consecutive samples with the new level have been

detected (sampled at \( f_{DTS} \) frequency). Then write IC1F bits to 0011 in the TIMx_CCMR1 register.

  1. 3. Select the edge of the active transition on the TI1 channel by writing the CC1P and CC1NP bits to 00 in the TIMx_CCER register (rising edge in this case).
  2. 4. Program the input prescaler. In our example, we wish the capture to be performed at each valid transition, so the prescaler is disabled (write IC1PS bits to 00 in the TIMx_CCMR1 register).
  3. 5. Enable capture from the counter into the capture register by setting the CC1E bit in the TIMx_CCER register.
  4. 6. If needed, enable the related interrupt request by setting the CC1IE bit in the TIMx_DIER register, and/or the DMA request by setting the CC1DE bit in the TIMx_DIER register.

When an input capture occurs:

In order to handle the overcapture, it is recommended to read the data before the overcapture flag. This is to avoid missing an overcapture which could happen after reading the flag and before reading the data.

Note: IC interrupt and/or DMA requests can be generated by software by setting the corresponding CCxG bit in the TIMx_EGR register.

16.3.6 PWM input mode

This mode is a particular case of input capture mode. The procedure is the same except:

For example, one can measure the period (in TIMx_CCR1 register) and the duty cycle (in TIMx_CCR2 register) of the PWM applied on TI1 using the following procedure (depending on CK_INT frequency and prescaler value):

  1. 1. Select the active input for TIMx_CCR1: write the CC1S bits to 01 in the TIMx_CCMR1 register (TI1 selected).
  2. 2. Select the active polarity for TI1FP1 (used both for capture in TIMx_CCR1 and counter clear): write the CC1P to '0' and the CC1NP bit to '0' (active on rising edge).
  3. 3. Select the active input for TIMx_CCR2: write the CC2S bits to 10 in the TIMx_CCMR1 register (TI1 selected).
  4. 4. Select the active polarity for TI1FP2 (used for capture in TIMx_CCR2): write the CC2P bit to '1' and the CC2NP bit to '0' (active on falling edge).
  5. 5. Select the valid trigger input: write the TS bits to 101 in the TIMx_SMCR register (TI1FP1 selected).
  6. 6. Configure the slave mode controller in reset mode: write the SMS bits to 100 in the TIMx_SMCR register.
  7. 7. Enable the captures: write the CC1E and CC2E bits to '1' in the TIMx_CCER register.

Figure 82. PWM input mode timing

Timing diagram for PWM input mode. It shows four horizontal lines: TI1 (PWM signal), TIMx_CNT (counter), TIMx_CCR1 (capture register 1), and TIMx_CCR2 (capture register 2). The TI1 signal is a square wave. The TIMx_CNT counter starts at 0004, resets to 0000 at the first rising edge of TI1, then counts up to 0001, 0002, 0003, 0004, and resets to 0000 at the next rising edge. The TIMx_CCR1 register captures the value 0004 at the first rising edge. The TIMx_CCR2 register captures the value 0002 at the first falling edge of TI1. Annotations below the diagram indicate: 'IC1 capture, IC2 capture, reset counter' at the first rising edge; 'IC2 capture pulse width measurement' at the first falling edge; and 'IC1 capture period measurement' at the second rising edge. The identifier 'ai15413' is in the bottom right corner.
Timing diagram for PWM input mode. It shows four horizontal lines: TI1 (PWM signal), TIMx_CNT (counter), TIMx_CCR1 (capture register 1), and TIMx_CCR2 (capture register 2). The TI1 signal is a square wave. The TIMx_CNT counter starts at 0004, resets to 0000 at the first rising edge of TI1, then counts up to 0001, 0002, 0003, 0004, and resets to 0000 at the next rising edge. The TIMx_CCR1 register captures the value 0004 at the first rising edge. The TIMx_CCR2 register captures the value 0002 at the first falling edge of TI1. Annotations below the diagram indicate: 'IC1 capture, IC2 capture, reset counter' at the first rising edge; 'IC2 capture pulse width measurement' at the first falling edge; and 'IC1 capture period measurement' at the second rising edge. The identifier 'ai15413' is in the bottom right corner.

16.3.7 Forced output mode

In output mode (CCxS bits = 00 in the TIMx_CCMRx register), each output compare signal (OCxREF and then OCx) can be forced to active or inactive level directly by software, independently of any comparison between the output compare register and the counter.

To force an output compare signal (OCxREF/OCx) to its active level, one just needs to write 101 in the OCxM bits in the corresponding TIMx_CCMRx register. Thus OCxREF is forced high (OCxREF is always active high) and OCx get opposite value to CCxP polarity bit.

e.g.: CCxP=0 (OCx active high) => OCx is forced to high level.

OCxREF signal can be forced low by writing the OCxM bits to 100 in the TIMx_CCMRx register.

Anyway, the comparison between the TIMx_CCRx shadow register and the counter is still performed and allows the flag to be set. Interrupt and DMA requests can be sent accordingly. This is described in the Output Compare Mode section.

16.3.8 Output compare mode

This function is used to control an output waveform or indicating when a period of time has elapsed.

When a match is found between the capture/compare register and the counter, the output compare function:

The TIMx_CCRx registers can be programmed with or without preload registers using the OCxPE bit in the TIMx_CCMRx register.

In output compare mode, the update event UEV has no effect on OCxREF and OCx output. The timing resolution is one count of the counter. Output compare mode can also be used to output a single pulse (in One-pulse mode).

Procedure:

  1. 1. Select the counter clock (internal, external, prescaler).
  2. 2. Write the desired data in the TIMx_ARR and TIMx_CCRx registers.
  3. 3. Set the CCxIE and/or CCxDE bits if an interrupt and/or a DMA request is to be generated.
  4. 4. Select the output mode. For example, one must write OCxM=011, OCxPE=0, CCxP=0 and CCxE=1 to toggle OCx output pin when CNT matches CCRx, CCRx preload is not used, OCx is enabled and active high.
  5. 5. Enable the counter by setting the CEN bit in the TIMx_CR1 register.

The TIMx_CCRx register can be updated at any time by software to control the output waveform, provided that the preload register is not enabled (OCxPE=0, else TIMx_CCRx shadow register is updated only at the next update event UEV). An example is given in Figure 83 .

Figure 83. Output compare mode, toggle on OC1.

Timing diagram for Output compare mode, toggle on OC1. The diagram shows three horizontal timelines: TIM1_CNT, TIM1_CCR1, and OC1REF=OC1. TIM1_CNT shows a sequence of values: 0039, 003A, 003B, followed by a gap, then B200, B201. TIM1_CCR1 shows values 003A and B201. An arrow points from the text 'Write B201h in the CC1R register' to the B201 value in TIM1_CCR1. OC1REF=OC1 shows a high-to-low transition at the 003A match point and a low-to-high transition at the B201 match point. Below the OC1REF line, text indicates 'Match detected on CCR1' and 'Interrupt generated if enabled'.

Write B201h in the CC1R register

TIM1_CNT: 0039 | 003A | 003B | ... | B200 | B201

TIM1_CCR1: 003A | B201

OC1REF= OC1: [High] [Low] [High]

Match detected on CCR1
Interrupt generated if enabled

MS31092V1

Timing diagram for Output compare mode, toggle on OC1. The diagram shows three horizontal timelines: TIM1_CNT, TIM1_CCR1, and OC1REF=OC1. TIM1_CNT shows a sequence of values: 0039, 003A, 003B, followed by a gap, then B200, B201. TIM1_CCR1 shows values 003A and B201. An arrow points from the text 'Write B201h in the CC1R register' to the B201 value in TIM1_CCR1. OC1REF=OC1 shows a high-to-low transition at the 003A match point and a low-to-high transition at the B201 match point. Below the OC1REF line, text indicates 'Match detected on CCR1' and 'Interrupt generated if enabled'.

16.3.9 PWM mode

Pulse width modulation mode allows to generate a signal with a frequency determined by the value of the TIMx_ARR register and a duty cycle determined by the value of the TIMx_CCRx register.

The PWM mode can be selected independently on each channel (one PWM per OCx output) by writing 110 (PWM mode 1) or '111 (PWM mode 2) in the OCxM bits in the TIMx_CCMRx register. The corresponding preload register must be enabled by setting the OCxPE bit in the TIMx_CCMRx register, and eventually the auto-reload preload register (in upcounting or center-aligned modes) by setting the ARPE bit in the TIMx_CR1 register.

As the preload registers are transferred to the shadow registers only when an update event occurs, before starting the counter, all registers must be initialized by setting the UG bit in the TIMx_EGR register.

OCx polarity is software programmable using the CCxP bit in the TIMx_CCER register. It can be programmed as active high or active low. OCx output is enabled by the CCxE bit in the TIMx_CCER register. Refer to the TIMx_CCERx register description for more details.

In PWM mode (1 or 2), TIMx_CNT and TIMx_CCRx are always compared to determine whether \( TIMx\_CCRx \leq TIMx\_CNT \) or \( TIMx\_CNT \leq TIMx\_CCRx \) (depending on the direction of the counter). However, to comply with the OCREF_CLR functionality (OCREF can be cleared by an external event through the ETR signal until the next PWM period), the OCREF signal is asserted only:

This forces the PWM by software while the timer is running.

The timer is able to generate PWM in edge-aligned mode or center-aligned mode depending on the CMS bits in the TIMx_CR1 register.

PWM edge-aligned mode

Upcounting configuration

Upcounting is active when the DIR bit in the TIMx_CR1 register is low. Refer to Section : Upcounting mode on page 306 .

In the following example, we consider PWM mode 1. The reference PWM signal OCxREF is high as long as TIMx_CNT < TIMx_CCRx else it becomes low. If the compare value in TIMx_CCRx is greater than the auto-reload value (in TIMx_ARR) then OCxREF is held at '1'. If the compare value is 0 then OCxREF is held at '0'. Figure 84 shows some edge-aligned PWM waveforms in an example where TIMx_ARR=8.

Figure 84. Edge-aligned PWM waveforms (ARR=8)

Timing diagram showing edge-aligned PWM waveforms for different CCRx values (4, 8, >8, 0) with ARR=8. The diagram includes a counter register sequence (0-8, 0-1), OCxREF signals, and CCxIF flags.

The figure is a timing diagram illustrating edge-aligned PWM waveforms for a timer with ARR=8. The top row shows the Counter register values: 0, 1, 2, 3, 4, 5, 6, 7, 8, 0, 1. Vertical dashed lines mark the transitions between these values. Below the counter, four sets of waveforms are shown for different CCRx values:

MS31093V1

Timing diagram showing edge-aligned PWM waveforms for different CCRx values (4, 8, >8, 0) with ARR=8. The diagram includes a counter register sequence (0-8, 0-1), OCxREF signals, and CCxIF flags.

Downcounting configuration

Downcounting is active when DIR bit in TIMx_CR1 register is high. Refer to Section : Downcounting mode on page 309 .

In PWM mode 1, the reference signal OCxREF is low as long as TIMx_CNT > TIMx_CCRx else it becomes high. If the compare value in TIMx_CCRx is greater than the auto-reload value in TIMx_ARR, then OCxREF is held at '1'. 0% PWM is not possible in this mode.

PWM center-aligned mode

Center-aligned mode is active when the CMS bits in TIMx_CR1 register are different from '00 (all the remaining configurations having the same effect on the OCxREF/OCx signals).

The compare flag is set when the counter counts up, when it counts down or both when it counts up and down depending on the CMS bits configuration. The direction bit (DIR) in the TIMx_CR1 register is updated by hardware and must not be changed by software. Refer to Section : Center-aligned mode (up/down counting) on page 312 .

Figure 85 shows some center-aligned PWM waveforms in an example where:

Figure 85. Center-aligned PWM waveforms (ARR=8)

Timing diagram showing center-aligned PWM waveforms for different CCRx values (4, 7, 8, >8, 0) with ARR=8. The diagram illustrates the counter register values, OCxREF signal levels, and CCxIF flag generation for various CMS settings (01, 10, 11).

The figure shows the relationship between the counter register values, the OCxREF signal, and the CCxIF flag for different CCRx values in center-aligned PWM mode 1 with ARR=8.

AI14681b

Timing diagram showing center-aligned PWM waveforms for different CCRx values (4, 7, 8, >8, 0) with ARR=8. The diagram illustrates the counter register values, OCxREF signal levels, and CCxIF flag generation for various CMS settings (01, 10, 11).

Hints on using center-aligned mode:

in the TIMx_CR1 register. Moreover, the DIR and CMS bits must not be changed at the same time by the software.

16.3.10 One-pulse mode

One-pulse mode (OPM) is a particular case of the previous modes. It allows the counter to be started in response to a stimulus and to generate a pulse with a programmable length after a programmable delay.

Starting the counter can be controlled through the slave mode controller. Generating the waveform can be done in output compare mode or PWM mode. One-pulse mode is selected by setting the OPM bit in the TIMx_CR1 register. This makes the counter stop automatically at the next update event UEV.

A pulse can be correctly generated only if the compare value is different from the counter initial value. Before starting (when the timer is waiting for the trigger), the configuration must be:

Figure 86. Example of one-pulse mode.

Timing diagram for one-pulse mode showing TI2, OC1REF, OC1, and Counter waveforms over time.

The diagram illustrates the timing for one-pulse mode. It features four horizontal axes representing different signals over time (t).
1. TI2 : A trigger signal that shows a single positive pulse.
2. OC1REF : An output compare signal that is initially high, goes low when the counter starts, and returns high when the counter reaches the auto-reload value (TIM1_ARR).
3. OC1 : An output signal that follows OC1REF but with a shorter duration, ending when the counter reaches the compare value (TIM1_CCR1).
4. Counter : A staircase-like waveform representing the counter value. It starts at 0 upon the TI2 trigger, counts up to TIM1_ARR, and then resets to 0. The time from the trigger to the start of counting is labeled \( t_{DELAY} \) . The duration of the pulse (from the start of counting until TIM1_CCR1 is reached) is labeled \( t_{PULSE} \) .
Vertical dashed lines indicate the timing relationships between the trigger, the start of counting, and the end of the pulse. The identifier MS31099V1 is in the bottom right corner.

Timing diagram for one-pulse mode showing TI2, OC1REF, OC1, and Counter waveforms over time.

For example one may want to generate a positive pulse on OC1 with a length of \( t_{PULSE} \) and after a delay of \( t_{DELAY} \) as soon as a positive edge is detected on the TI2 input pin.

Let's use TI2FP2 as trigger 1:

  1. 1. Map TI2FP2 on TI2 by writing CC2S=01 in the TIMx_CCMR1 register.
  2. 2. TI2FP2 must detect a rising edge, write CC2P=0 and CC2NP='0' in the TIMx_CCER register.
  3. 3. Configure TI2FP2 as trigger for the slave mode controller (TRGI) by writing TS=110 in the TIMx_SMCR register.
  4. 4. TI2FP2 is used to start the counter by writing SMS to '110' in the TIMx_SMCR register (trigger mode).

The OPM waveform is defined by writing the compare registers (taking into account the clock frequency and the counter prescaler).

In our example, the DIR and CMS bits in the TIMx_CR1 register should be low.

Since only 1 pulse (Single mode) is needed, a 1 must be written in the OPM bit in the TIMx_CR1 register to stop the counter at the next update event (when the counter rolls over from the auto-reload value back to 0). When OPM bit in the TIMx_CR1 register is set to '0', so the Repetitive Mode is selected.

Particular case: OCx fast enable:

In One-pulse mode, the edge detection on TIx input set the CEN bit which enables the counter. Then the comparison between the counter and the compare value makes the output toggle. But several clock cycles are needed for these operations and it limits the minimum delay \( t_{DELAY} \) min we can get.

If one wants to output a waveform with the minimum delay, the OCxFE bit can be set in the TIMx_CCMRx register. Then OCxRef (and OCx) is forced in response to the stimulus, without taking in account the comparison. Its new level is the same as if a compare match had occurred. OCxFE acts only if the channel is configured in PWM1 or PWM2 mode.

16.3.11 Clearing the OCxREF signal on an external event

  1. 1. The external trigger prescaler should be kept off: bits ETPS[1:0] in the TIMx_SMCR register are cleared to 00.
  2. 2. The external clock mode 2 must be disabled: bit ECE in the TIMx_SMCR register is cleared to 0.
  3. 3. The external trigger polarity (ETP) and the external trigger filter (ETF) can be configured according to the application's needs.

Figure 87 shows the behavior of the OCxREF signal when the ETRF input becomes high, for both values of the OCxCE enable bit. In this example, the timer TIMx is programmed in PWM mode.

Figure 87. Clearing TIMx OCxREF

Timing diagram showing the behavior of the OCxREF signal when the ETRF input becomes high. The diagram includes four waveforms: Counter (CNT) showing a sawtooth pattern with a dashed line for CCRx; ETRF showing a pulse; OCxREF (OCxCE = '0') showing a series of pulses; and OCxREF (OCxCE = '1') showing a pulse that is cleared when ETRF goes high. Annotations indicate 'OCxREF_CLR becomes high' and 'OCxREF_CLR still high' at the rising edges of ETRF. The diagram is labeled MS33105V1.
Timing diagram showing the behavior of the OCxREF signal when the ETRF input becomes high. The diagram includes four waveforms: Counter (CNT) showing a sawtooth pattern with a dashed line for CCRx; ETRF showing a pulse; OCxREF (OCxCE = '0') showing a series of pulses; and OCxREF (OCxCE = '1') showing a pulse that is cleared when ETRF goes high. Annotations indicate 'OCxREF_CLR becomes high' and 'OCxREF_CLR still high' at the rising edges of ETRF. The diagram is labeled MS33105V1.
  1. 1. In case of a PWM with a 100% duty cycle (if \( CCRx > ARR \) ), OCxREF is enabled again at the next counter overflow.

16.3.12 Encoder interface mode

To select Encoder Interface mode write \( SMS='001 \) in the \( TIMx\_SMCR \) register if the counter is counting on TI2 edges only, \( SMS=010 \) if it is counting on TI1 edges only and \( SMS=011 \) if it is counting on both TI1 and TI2 edges.

Select the TI1 and TI2 polarity by programming the \( CC1P \) and \( CC2P \) bits in the \( TIMx\_CCER \) register. \( CC1NP \) and \( CC2NP \) must be kept cleared. When needed, the input filter can be programmed as well.

The two inputs TI1 and TI2 are used to interface to an incremental encoder. Refer to Table 44 . The counter is clocked by each valid transition on TI1FP1 or TI2FP2 (TI1 and TI2 after input filter and polarity selection, \( TI1FP1=TI1 \) if not filtered and not inverted, \( TI2FP2=TI2 \) if not filtered and not inverted) assuming that it is enabled ( \( CEN \) bit in \( TIMx\_CR1 \) register written to '1'). The sequence of transitions of the two inputs is evaluated and generates count pulses as well as the direction signal. Depending on the sequence the counter counts up or down, the \( DIR \) bit in the \( TIMx\_CR1 \) register is modified by hardware accordingly. The \( DIR \) bit is calculated at each transition on any input (TI1 or TI2), whatever the counter is counting on TI1 only, TI2 only or both TI1 and TI2.

Encoder interface mode acts simply as an external clock with direction selection. This means that the counter just counts continuously between 0 and the auto-reload value in the \( TIMx\_ARR \) register (0 to ARR or ARR down to 0 depending on the direction). So the

TIMx_ARR must be configured before starting. In the same way, the capture, compare, prescaler, trigger output features continue to work as normal.

In this mode, the counter is modified automatically following the speed and the direction of the incremental encoder and its content, therefore, always represents the encoder's position. The count direction correspond to the rotation direction of the connected sensor. The table summarizes the possible combinations, assuming TI1 and TI2 do not switch at the same time.

Table 44. Counting direction versus encoder signals

Active edgeLevel on opposite signal (TI1FP1 for TI2, TI2FP2 for TI1)TI1FP1 signalTI2FP2 signal
RisingFallingRisingFalling
Counting on TI1 onlyHighDownUpNo CountNo Count
LowUpDownNo CountNo Count
Counting on TI2 onlyHighNo CountNo CountUpDown
LowNo CountNo CountDownUp
Counting on TI1 and TI2HighDownUpUpDown
LowUpDownDownUp

An external incremental encoder can be connected directly to the MCU without external interface logic. However, comparators are normally used to convert the encoder's differential outputs to digital signals. This greatly increases noise immunity. The third encoder output which indicate the mechanical zero position, may be connected to an external interrupt input and trigger a counter reset.

Figure 88 gives an example of counter operation, showing count signal generation and direction control. It also shows how input jitter is compensated where both edges are selected. This might occur if the sensor is positioned near to one of the switching points. For this example we assume that the configuration is the following:

Figure 88. Example of counter operation in encoder interface mode Timing diagram for Figure 88 showing TI1, TI2, and Counter signals over time. The diagram is divided into five phases: forward, jitter, backward, jitter, and forward. In the forward phases, the counter increments ('up'). In the backward phases, the counter decrements ('down'). The jitter phases show signal noise on the TI1 and TI2 lines. The counter value is shown as a staircase-like signal. The diagram is labeled MS33107V1.
Timing diagram for Figure 88 showing TI1, TI2, and Counter signals over time. The diagram is divided into five phases: forward, jitter, backward, jitter, and forward. In the forward phases, the counter increments ('up'). In the backward phases, the counter decrements ('down'). The jitter phases show signal noise on the TI1 and TI2 lines. The counter value is shown as a staircase-like signal. The diagram is labeled MS33107V1.

Figure 89 gives an example of counter behavior when TI1FP1 polarity is inverted (same configuration as above except CC1P=1).

Figure 89. Example of encoder interface mode with TI1FP1 polarity inverted Timing diagram for Figure 89, similar to Figure 88 but with TI1FP1 polarity inverted. The phases are forward, jitter, backward, jitter, and forward. In the forward phases, the counter decrements ('down'). In the backward phases, the counter increments ('up'). The jitter phases show signal noise. The counter value is shown as a staircase-like signal. The diagram is labeled MS33108V1.
Timing diagram for Figure 89, similar to Figure 88 but with TI1FP1 polarity inverted. The phases are forward, jitter, backward, jitter, and forward. In the forward phases, the counter decrements ('down'). In the backward phases, the counter increments ('up'). The jitter phases show signal noise. The counter value is shown as a staircase-like signal. The diagram is labeled MS33108V1.

The timer, when configured in Encoder Interface mode provides information on the sensor's current position. Dynamic information can be obtained (speed, acceleration, deceleration) by measuring the period between two encoder events using a second timer configured in capture mode. The output of the encoder which indicates the mechanical zero can be used for this purpose. Depending on the time between two events, the counter can also be read at regular times. This can be done by latching the counter value into a third input capture register if available (then the capture signal must be periodic and can be generated by another timer). When available, it is also possible to read its value through a DMA request generated by a Real-Time clock.

16.3.13 Timer input XOR function

The TI1S bit in the TIMx_CR2 register, allows the input filter of channel 1 to be connected to the output of a XOR gate, combining the three input pins TIMx_CH1 to TIMx_CH3.

The XOR output can be used with all the timer input functions such as trigger or input capture.

16.3.14 Timers and external trigger synchronization

The TIMx Timers can be synchronized with an external trigger in several modes: Reset mode, Gated mode and Trigger mode.

Slave mode: Reset mode

The counter and its prescaler can be reinitialized in response to an event on a trigger input. Moreover, if the URS bit from the TIMx_CR1 register is low, an update event UEV is generated. Then all the preloaded registers (TIMx_ARR, TIMx_CCRx) are updated.

In the following example, the upcounter is cleared in response to a rising edge on TI1 input:

The counter starts counting on the internal clock, then behaves normally until TI1 rising edge. When TI1 rises, the counter is cleared and restarts from 0. In the meantime, the trigger flag is set (TIF bit in the TIMx_SR register) and an interrupt request, or a DMA request can be sent if enabled (depending on the TIE and TDE bits in TIMx_DIER register).

The following figure shows this behavior when the auto-reload register TIMx_ARR=0x36. The delay between the rising edge on TI1 and the actual reset of the counter is due to the resynchronization circuit on TI1 input.

Figure 90. Control circuit in reset mode

Timing diagram for Figure 90. Control circuit in reset mode. The diagram shows five signals over time: TI1 (external trigger), UG (update generation), Counter clock (ck_cnt = ck_psc), Counter register, and TIF (trigger interrupt flag). TI1 is a signal that goes high at a certain point. UG is a pulse that occurs when TI1 rises. Counter clock is a periodic square wave. Counter register shows a sequence of values: 30, 31, 32, 33, 34, 35, 36, 00, 01, 02, 03, 00, 01, 02, 03. The counter resets to 00 when TI1 rises. TIF is a pulse that occurs when the counter resets.

The figure is a timing diagram illustrating the control circuit in reset mode. It shows the relationship between the external trigger (TI1), the update generation (UG), the counter clock (ck_cnt = ck_psc), the counter register values, and the trigger interrupt flag (TIF).
- TI1 : External trigger input. It is shown as a signal that goes high at a certain point.
- UG : Update generation signal. It is a pulse that occurs when TI1 rises.
- Counter clock = ck_cnt = ck_psc : A periodic square wave representing the clock for the counter and prescaler.
- Counter register : Shows the sequence of values: 30, 31, 32, 33, 34, 35, 36, 00, 01, 02, 03, 00, 01, 02, 03. The counter resets to 00 when TI1 rises.
- TIF : Trigger interrupt flag. It is a pulse that occurs when the counter resets.
A vertical dashed line indicates the rising edge of TI1. The counter register values are shown in a sequence of boxes, with the reset to 00 occurring immediately after the rising edge of TI1. The TIF flag is set (goes high) at the same time as the counter resets.

MS31401V2

Timing diagram for Figure 90. Control circuit in reset mode. The diagram shows five signals over time: TI1 (external trigger), UG (update generation), Counter clock (ck_cnt = ck_psc), Counter register, and TIF (trigger interrupt flag). TI1 is a signal that goes high at a certain point. UG is a pulse that occurs when TI1 rises. Counter clock is a periodic square wave. Counter register shows a sequence of values: 30, 31, 32, 33, 34, 35, 36, 00, 01, 02, 03, 00, 01, 02, 03. The counter resets to 00 when TI1 rises. TIF is a pulse that occurs when the counter resets.

Slave mode: Gated mode

The counter can be enabled depending on the level of a selected input.

In the following example, the upcounter counts only when TI1 input is low:

  1. 1. Configure the channel 1 to detect low levels on TI1. Configure the input filter duration (in this example, we do not need any filter, so we keep IC1F=0000). The capture prescaler is not used for triggering, so it does not need to be configured. The CC1S bits select the input capture source only, CC1S=01 in TIMx_CCMR1 register. Write CC1P=1 and CC1NP=0 in TIMx_CCER register to validate the polarity (and detect low level only).
  2. 2. Configure the timer in gated mode by writing SMS=101 in TIMx_SMCR register. Select TI1 as the input source by writing TS=101 in TIMx_SMCR register.
  3. 3. Enable the counter by writing CEN=1 in the TIMx_CR1 register (in gated mode, the counter doesn't start if CEN=0, whatever is the trigger input level).

The counter starts counting on the internal clock as long as TI1 is low and stops as soon as TI1 becomes high. The TIF flag in the TIMx_SR register is set both when the counter starts or stops.

The delay between the rising edge on TI1 and the actual stop of the counter is due to the resynchronization circuit on TI1 input.

Figure 91. Control circuit in gated mode

Timing diagram for Figure 91. Control circuit in gated mode. The diagram shows five waveforms over time. 1. TI1: A signal that starts high, goes low, then high again, then low again, and finally high. 2. cnt_en: Counter enable signal. It is low when TI1 is high and goes high when TI1 goes low. It goes low when TI1 goes high. 3. Counter clock = ck_cnt = ck_psc: A periodic square wave. It is active (counting) when cnt_en is high and stops when cnt_en is low. 4. Counter register: Shows the count values. It starts at 30 when TI1 goes low, increments to 31, 32, 33, and then 34. When TI1 goes high, the count stops at 34. When TI1 goes low again, it resumes counting at 35, 36, 37, and 38. When TI1 goes high again, it stops at 38. 5. TIF: Timer interrupt flag. It is set (goes high) when the counter starts (TI1 goes low) and when it stops (TI1 goes high). Arrows labeled 'Write TIF=0' point to the falling edges of the TIF signal, indicating when the flag can be cleared.

MS31402V1

Timing diagram for Figure 91. Control circuit in gated mode. The diagram shows five waveforms over time. 1. TI1: A signal that starts high, goes low, then high again, then low again, and finally high. 2. cnt_en: Counter enable signal. It is low when TI1 is high and goes high when TI1 goes low. It goes low when TI1 goes high. 3. Counter clock = ck_cnt = ck_psc: A periodic square wave. It is active (counting) when cnt_en is high and stops when cnt_en is low. 4. Counter register: Shows the count values. It starts at 30 when TI1 goes low, increments to 31, 32, 33, and then 34. When TI1 goes high, the count stops at 34. When TI1 goes low again, it resumes counting at 35, 36, 37, and 38. When TI1 goes high again, it stops at 38. 5. TIF: Timer interrupt flag. It is set (goes high) when the counter starts (TI1 goes low) and when it stops (TI1 goes high). Arrows labeled 'Write TIF=0' point to the falling edges of the TIF signal, indicating when the flag can be cleared.
  1. 1. The configuration "CCxP=CCxNP=1" (detection of both rising and falling edges) does not have any effect in gated mode because gated mode acts on a level and not on an edge.
Slave mode: Trigger mode

The counter can start in response to an event on a selected input.

In the following example, the upcounter starts in response to a rising edge on TI2 input:

  1. 1. Configure the channel 2 to detect rising edges on TI2. Configure the input filter duration (in this example, we do not need any filter, so we keep IC2F=0000). The capture prescaler is not used for triggering, so it does not need to be configured. CC2S bits are selecting the input capture source only, CC2S=01 in TIMx_CCMR1 register. Write CC2P=1 and CC2NP=0 in TIMx_CCER register to validate the polarity (and detect low level only).
  2. 2. Configure the timer in trigger mode by writing SMS=110 in TIMx_SMCR register. Select TI2 as the input source by writing TS=110 in TIMx_SMCR register.

When a rising edge occurs on TI2, the counter starts counting on the internal clock and the TIF flag is set.

The delay between the rising edge on TI2 and the actual start of the counter is due to the resynchronization circuit on TI2 input.

Figure 92. Control circuit in trigger mode Timing diagram for Figure 92. Control circuit in trigger mode. The diagram shows five signals over time: TI2, cnt_en, Counter clock (ck_cnt = ck_psc), Counter register, and TIF. TI2 starts high, goes low, then has a rising edge. cnt_en is initially low and goes high at the rising edge of TI2. Counter clock is a periodic square wave. Counter register shows values 34, 35, 36, 37, 38. TIF is initially low and goes high at the rising edge of TI2. A vertical dashed line marks the rising edge of TI2. MS31403V1 is in the bottom right corner.

The diagram illustrates the timing of the control circuit in trigger mode. The signals shown are:

A vertical dashed line indicates the rising edge of TI2, which triggers the counter to start counting and sets the TIF flag. The counter values are shown as 34, 35, 36, 37, and 38. The identifier MS31403V1 is present in the bottom right corner of the diagram.

Timing diagram for Figure 92. Control circuit in trigger mode. The diagram shows five signals over time: TI2, cnt_en, Counter clock (ck_cnt = ck_psc), Counter register, and TIF. TI2 starts high, goes low, then has a rising edge. cnt_en is initially low and goes high at the rising edge of TI2. Counter clock is a periodic square wave. Counter register shows values 34, 35, 36, 37, 38. TIF is initially low and goes high at the rising edge of TI2. A vertical dashed line marks the rising edge of TI2. MS31403V1 is in the bottom right corner.
Slave mode: External Clock mode 2 + trigger mode

The external clock mode 2 can be used in addition to another slave mode (except external clock mode 1 and encoder mode). In this case, the ETR signal is used as external clock input, and another input can be selected as trigger input when operating in reset mode, gated mode or trigger mode. It is recommended not to select ETR as TRGI through the TS bits of TIMx_SMCR register.

In the following example, the upcounter is incremented at each rising edge of the ETR signal as soon as a rising edge of TI1 occurs:

  1. 1. Configure the external trigger input circuit by programming the TIMx_SMCR register as follows:
    • – ETF = 0000: no filter
    • – ETPS=00: prescaler disabled
    • – ETP=0: detection of rising edges on ETR and ECE=1 to enable the external clock mode 2.
  2. 2. Configure the channel 1 as follows, to detect rising edges on TI:
    • – IC1F=0000: no filter.
    • – The capture prescaler is not used for triggering and does not need to be configured.
    • – CC1S=01 in TIMx_CCMR1 register to select only the input capture source
    • – CC1P=0 and CC1NP=0 in TIMx_CCER register to validate the polarity (and detect rising edge only).
  3. 3. Configure the timer in trigger mode by writing SMS=110 in TIMx_SMCR register. Select TI1 as the input source by writing TS=101 in TIMx_SMCR register.

A rising edge on TI1 enables the counter and sets the TIF flag. The counter then counts on ETR rising edges.

The delay between the rising edge of the ETR signal and the actual reset of the counter is due to the resynchronization circuit on ETRP input.

Figure 93. Control circuit in external clock mode 2 + trigger mode

Timing diagram for Figure 93 showing the relationship between TI1, CEN/CNT_EN, ETR, Counter clock, Counter register, and TIF signals.

The timing diagram illustrates the control circuit in external clock mode 2 + trigger mode. It shows the following signals and their timing relationships:

The diagram is labeled MS33110V1 in the bottom right corner.

Timing diagram for Figure 93 showing the relationship between TI1, CEN/CNT_EN, ETR, Counter clock, Counter register, and TIF signals.

16.3.15 Timer synchronization

The TIMx timers are linked together internally for timer synchronization or chaining. When one Timer is configured in Master Mode, it can reset, start, stop or clock the counter of another Timer configured in Slave Mode.

Figure 94: Master/Slave timer example presents an overview of the trigger selection and the master mode selection blocks.

Note: The clock of the slave timer must be enabled prior to receive events from the master timer, and must not be changed on-the-fly while triggers are received from the master timer.

Using one timer as prescaler for another timer

Figure 94. Master/Slave timer example

Figure 94. Master/Slave timer example diagram showing TIMx and TIMy blocks. TIMx (Master) has a Clock input, Prescaler, Counter, and Master mode control (MMS) block. The Counter output (UEV) is connected to the Master mode control block. The Master mode control block outputs TRGO1. TIMy (Slave) has an Input trigger selection block (TS) connected to TRGO1. The Input trigger selection block outputs ITR1, which is connected to the Slave mode control (SMS) block. The SMS block outputs CK_PSC, which is connected to a Prescaler and Counter block. The diagram is labeled MS33136V1.
Figure 94. Master/Slave timer example diagram showing TIMx and TIMy blocks. TIMx (Master) has a Clock input, Prescaler, Counter, and Master mode control (MMS) block. The Counter output (UEV) is connected to the Master mode control block. The Master mode control block outputs TRGO1. TIMy (Slave) has an Input trigger selection block (TS) connected to TRGO1. The Input trigger selection block outputs ITR1, which is connected to the Slave mode control (SMS) block. The SMS block outputs CK_PSC, which is connected to a Prescaler and Counter block. The diagram is labeled MS33136V1.

For example, Timer x can be configured to act as a prescaler for Timer y. Refer to Figure 94 . To do this, follow the sequence below:

  1. 1. Configure Timer x in master mode so that it outputs a periodic trigger signal on each update event UEV. If MMS=010 is written in the TIMx_CR2 register, a rising edge is output on TRGO1 each time an update event is generated.
  2. 2. To connect the TRGO1 output of Timer x to Timer y, Timer y must be configured in slave mode using ITR1 as internal trigger. This is selected through the TS bits in the TIMy_SMCR register (writing TS=000).
  3. 3. Then the slave mode controller must be put in external clock mode 1 (write SMS=111 in the TIMy_SMCR register). This causes Timer y to be clocked by the rising edge of the periodic Timer x trigger signal (which correspond to the timer x counter overflow).
  4. 4. Finally both timers must be enabled by setting their respective CEN bits (TIMx_CR1 register).

Note: If OCx is selected on Timer x as trigger output (MMS=1xx), its rising edge is used to clock the counter of timer y.

Using one timer to enable another timer

In this example, we control the enable of Timer y with the output compare 1 of Timer x. Refer to Figure 94 for connections. Timer y counts on the divided internal clock only when OC1REF of Timer x is high. Both counter clock frequencies are divided by 3 by the prescaler compared to CK_INT ( \( f_{CK\_CNT} = f_{CK\_INT}/3 \) ).

  1. 1. Configure Timer x master mode to send its Output Compare 1 Reference (OC1REF) signal as trigger output (MMS=100 in the TIMx_CR2 register).
  2. 2. Configure the Timer x OC1REF waveform (TIMx_CCMR1 register).
  3. 3. Configure Timer y to get the input trigger from Timer x (TS=000 in the TIMy_SMCR register).
  4. 4. Configure Timer y in gated mode (SMS=101 in TIMy_SMCR register).
  5. 5. Enable Timer y by writing '1' in the CEN bit (TIMy_CR1 register).
  6. 6. Start Timer x by writing '1' in the CEN bit (TIMx_CR1 register).

Note: The counter 2 clock is not synchronized with counter 1, this mode only affects the Timer y counter enable signal.

Figure 95. Gating timer y with OC1REF of timer x

Timing diagram showing the relationship between CK_INT, TIMERx-OC1REF, TIMERx-CNT, TIMERy-CNT, and TIMERy-TIF signals. The diagram illustrates the gating of Timer y by the OC1REF signal of Timer x. The CK_INT signal is a continuous square wave. The TIMERx-OC1REF signal is a pulse that goes high when TIMERx-CNT reaches FC, FD, FE, and FF, and goes low when it reaches 00 and 01. The TIMERx-CNT signal shows a sequence of values: FC, FD, FE, FF, 00, 01. The TIMERy-CNT signal shows a sequence of values: 3045, 3046, 3047, 3048. The TIMERy-TIF signal is a pulse that goes high when TIMERy-CNT reaches 3046 and 3048, and goes low when it reaches 3045 and 3047. A note 'Write TIF = 0' with an arrow points to the falling edge of the TIMERy-TIF signal.
Timing diagram showing the relationship between CK_INT, TIMERx-OC1REF, TIMERx-CNT, TIMERy-CNT, and TIMERy-TIF signals. The diagram illustrates the gating of Timer y by the OC1REF signal of Timer x. The CK_INT signal is a continuous square wave. The TIMERx-OC1REF signal is a pulse that goes high when TIMERx-CNT reaches FC, FD, FE, and FF, and goes low when it reaches 00 and 01. The TIMERx-CNT signal shows a sequence of values: FC, FD, FE, FF, 00, 01. The TIMERy-CNT signal shows a sequence of values: 3045, 3046, 3047, 3048. The TIMERy-TIF signal is a pulse that goes high when TIMERy-CNT reaches 3046 and 3048, and goes low when it reaches 3045 and 3047. A note 'Write TIF = 0' with an arrow points to the falling edge of the TIMERy-TIF signal.

In the example in Figure 95 , the Timer y counter and prescaler are not initialized before being started. So they start counting from their current value. It is possible to start from a given value by resetting both timers before starting Timer x. Then any value can be written in the timer counters. The timers can easily be reset by software using the UG bit in the TIMx_EGR registers.

In the next example, we synchronize Timer x and Timer y. Timer x is the master and starts from 0. Timer y is the slave and starts from 0xE7. The prescaler ratio is the same for both timers. Timer y stops when Timer x is disabled by writing '0' to the CEN bit in the TIMy_CR1 register:

  1. 1. Configure Timer x master mode to send its Output Compare 1 Reference (OC1REF) signal as trigger output (MMS=100 in the TIMx_CR2 register).
  2. 2. Configure the Timer x OC1REF waveform (TIMx_CCMR1 register).
  3. 3. Configure Timer y to get the input trigger from Timer x (TS=000 in the TIMy_SMCR register).
  4. 4. Configure Timer y in gated mode (SMS=101 in TIMy_SMCR register).
  5. 5. Reset Timer x by writing '1' in UG bit (TIMx_EGR register).
  6. 6. Reset Timer y by writing '1' in UG bit (TIMy_EGR register).
  7. 7. Initialize Timer y to 0xE7 by writing '0xE7' in the timer y counter (TIMy_CNTL).
  8. 8. Enable Timer y by writing '1' in the CEN bit (TIMy_CR1 register).
  9. 9. Start Timer x by writing '1' in the CEN bit (TIMx_CR1 register).
  10. 10. Stop Timer x by writing '0' in the CEN bit (TIMx_CR1 register).

Figure 96. Gating timer y with Enable of timer x

Timing diagram showing the relationship between two timers, Timer x and Timer y. The diagram includes signals for internal clock (CK_INT), enable (CEN), initialization (CNT_INIT), counter values (CNT), write counter (write CNT), and trigger flag (TIF).

The timing diagram illustrates the gating of Timer y by Timer x. The signals shown are:

MS33138V1

Timing diagram showing the relationship between two timers, Timer x and Timer y. The diagram includes signals for internal clock (CK_INT), enable (CEN), initialization (CNT_INIT), counter values (CNT), write counter (write CNT), and trigger flag (TIF).

Using one timer to start another timer

In this example, we set the enable of Timer y with the update event of Timer x. Refer to Figure 94 for connections. Timer y starts counting from its current value (which can be nonzero) on the divided internal clock as soon as the update event is generated by Timer x. When Timer y receives the trigger signal its CEN bit is automatically set and the counter counts until we write ‘0 to the CEN bit in the TIM2_CR1 register. Both counter clock frequencies are divided by 3 by the prescaler compared to CK_INT ( \( f_{CK\_CNT} = f_{CK\_INT}/3 \) ).

  1. Configure Timer x master mode to send its Update Event (UEV) as trigger output (MMS=010 in the TIMx_CR2 register).
  2. Configure the Timer x period (TIMx_ARR registers).
  3. Configure Timer y to get the input trigger from Timer x (TS=000 in the TIMy_SMCR register).
  4. Configure Timer y in trigger mode (SMS=110 in TIMy_SMCR register).
  5. Start Timer x by writing ‘1 in the CEN bit (TIMx_CR1 register).

Figure 97. Triggering timer y with update of timer x

Timing diagram for Figure 97 showing the relationship between two timers, x and y, in gated mode. The diagram includes signals for internal clock (CK_INT), update event (TIMERx-UEV), counter values (TIMERx-CNT, TIMERy-CNT), enable signal (TIMERy-CEN=CNT_EN), and interrupt flag (TIMERy-TIF).

Timing diagram for Figure 97. The diagram shows the relationship between two timers, x and y, in gated mode. The signals shown are:

MS33139V1

Timing diagram for Figure 97 showing the relationship between two timers, x and y, in gated mode. The diagram includes signals for internal clock (CK_INT), update event (TIMERx-UEV), counter values (TIMERx-CNT, TIMERy-CNT), enable signal (TIMERy-CEN=CNT_EN), and interrupt flag (TIMERy-TIF).

As in the previous example, both counters can be initialized before starting counting.

Figure 98 shows the behavior with the same configuration as in Figure 97 but in trigger mode instead of gated mode (SMS=110 in the TIMy_SMCR register).

Figure 98. Triggering timer y with Enable of timer x

Timing diagram for Figure 98 showing the relationship between two timers, x and y, in trigger mode. The diagram includes signals for internal clock (CK_INT), enable signal (TIMERx-CEN=CNT_EN), initialization signal (TIMERx-CNT_INIT), counter values (TIMERx-CNT, TIMERy-CNT), initialization signal (TIMERy-CNT_INIT), write signal (TIMERy write CNT), and interrupt flag (TIMERy-TIF).

Timing diagram for Figure 98. The diagram shows the relationship between two timers, x and y, in trigger mode. The signals shown are:

MS33140V1

Timing diagram for Figure 98 showing the relationship between two timers, x and y, in trigger mode. The diagram includes signals for internal clock (CK_INT), enable signal (TIMERx-CEN=CNT_EN), initialization signal (TIMERx-CNT_INIT), counter values (TIMERx-CNT, TIMERy-CNT), initialization signal (TIMERy-CNT_INIT), write signal (TIMERy write CNT), and interrupt flag (TIMERy-TIF).

Starting 2 timers synchronously in response to an external trigger

In this example, we set the enable of timer x when its TI1 input rises, and the enable of Timer y with the enable of Timer x. Refer to Figure 94 for connections. To ensure the counters are aligned, Timer x must be configured in Master/Slave mode (slave with respect to TI1, master with respect to Timer y):

  1. 1. Configure Timer x master mode to send its Enable as trigger output (MMS=001 in the TIMx_CR2 register).
  2. 2. Configure Timer x slave mode to get the input trigger from TI1 (TS=100 in the TIMx_SMCR register).
  3. 3. Configure Timer x in trigger mode (SMS=110 in the TIMx_SMCR register).
  4. 4. Configure the Timer x in Master/Slave mode by writing MSM=1 (TIMx_SMCR register).
  5. 5. Configure Timer y to get the input trigger from Timer x (TS=000 in the TIMy_SMCR register).
  6. 6. Configure Timer y in trigger mode (SMS=110 in the TIMy_SMCR register).

When a rising edge occurs on TI1 (Timer x), both counters starts counting synchronously on the internal clock and both TIF flags are set.

Note: In this example both timers are initialized before starting (by setting their respective UG bits). Both counters starts from 0, but an offset can easily be inserted between them by writing any of the counter registers (TIMx_CNT). One can see that the master/slave mode insert a delay between CNT_EN and CK_PSC on timer x.

Figure 99. Triggering timer x and y with timer x TI1 input

Timing diagram showing the synchronous triggering of two timers, x and y, by the TI1 input of timer x. The diagram displays the relationship between the internal clock (CK_INT), the TI1 input, the counter enable (CEN=CNT_EN), the prescaler output (CK_PSC), the counter value (CNT), and the trigger flag (TIF) for both timers. A vertical dashed line marks the rising edge of the TI1 input, which triggers both timers simultaneously. The counter values for both timers start at 00 and increment synchronously.

The timing diagram illustrates the following signals over time:

A vertical dashed line indicates the rising edge of the TIMERx-TI1 input. At this moment, both TIMERx-CEN and TIMERY-CEN go high, and both TIF flags are set. The counters then begin to increment synchronously.

MS33141V1

Timing diagram showing the synchronous triggering of two timers, x and y, by the TI1 input of timer x. The diagram displays the relationship between the internal clock (CK_INT), the TI1 input, the counter enable (CEN=CNT_EN), the prescaler output (CK_PSC), the counter value (CNT), and the trigger flag (TIF) for both timers. A vertical dashed line marks the rising edge of the TI1 input, which triggers both timers simultaneously. The counter values for both timers start at 00 and increment synchronously.

16.3.16 Debug mode

When the microcontroller enters debug mode (Cortex®-M4 with FPU core - halted), the TIMx counter either continues to work normally or stops, depending on DBG_TIMx_STOP configuration bit in DBG module. For more details, refer to Section 31.16.2: Debug support for timers, watchdog, bxCAN and I 2 C .

16.4 TIM2 to TIM5/TIM19 registers

Refer to Section 1.2 on page 36 for a list of abbreviations used in register descriptions.

The 32-bit peripheral registers have to be written by words (32 bits). All other peripheral registers have to be written by half-words (16 bits) or words (32 bits). Read accesses can be done by bytes (8 bits), half-words (16 bits) or words (32 bits).

16.4.1 TIMx control register 1 (TIMx_CR1)

Address offset: 0x00

Reset value: 0x0000

1514131211109876543210
Res.Res.Res.Res.Res.Res.CKD[1:0]ARPECMSDIROPMURSUDISCEN
rwrwrwrwrwrwrwrwrwrw

Bits 15:10 Reserved, must be kept at reset value.

Bits 9:8 CKD : Clock division

This bit-field indicates the division ratio between the timer clock (CK_INT) frequency and sampling clock used by the digital filters (ETR, TIx),

00: \( t_{DTS} = t_{CK\_INT} \)

01: \( t_{DTS} = 2 \times t_{CK\_INT} \)

10: \( t_{DTS} = 4 \times t_{CK\_INT} \)

11: Reserved

Bit 7 ARPE : Auto-reload preload enable

0: TIMx_ARR register is not buffered

1: TIMx_ARR register is buffered

Bits 6:5 CMS : Center-aligned mode selection

00: Edge-aligned mode. The counter counts up or down depending on the direction bit (DIR).

01: Center-aligned mode 1. The counter counts up and down alternatively. Output compare interrupt flags of channels configured in output (CCxS=00 in TIMx_CCMRx register) are set only when the counter is counting down.

10: Center-aligned mode 2. The counter counts up and down alternatively. Output compare interrupt flags of channels configured in output (CCxS=00 in TIMx_CCMRx register) are set only when the counter is counting up.

11: Center-aligned mode 3. The counter counts up and down alternatively. Output compare interrupt flags of channels configured in output (CCxS=00 in TIMx_CCMRx register) are set both when the counter is counting up or down.

Note: It is not allowed to switch from edge-aligned mode to center-aligned mode as long as the counter is enabled (CEN=1)

Bit 4 DIR : Direction

0: Counter used as upcounter

1: Counter used as downcounter

Note: This bit is read only when the timer is configured in Center-aligned mode or Encoder mode.

Bit 3 OPM : One-pulse mode

0: Counter is not stopped at update event

1: Counter stops counting at the next update event (clearing the bit CEN)

Bit 2 URS: Update request source

This bit is set and cleared by software to select the UEV event sources.

0: Any of the following events generate an update interrupt or DMA request if enabled.

These events can be:

1: Only counter overflow/underflow generates an update interrupt or DMA request if enabled.

Bit 1 UDIS: Update disable

This bit is set and cleared by software to enable/disable UEV event generation.

0: UEV enabled. The Update (UEV) event is generated by one of the following events:

Buffered registers are then loaded with their preload values.

1: UEV disabled. The Update event is not generated, shadow registers keep their value (ARR, PSC, CCRx). However the counter and the prescaler are reinitialized if the UG bit is set or if a hardware reset is received from the slave mode controller.

Bit 0 CEN: Counter enable

0: Counter disabled

1: Counter enabled

Note: External clock, gated mode and encoder mode can work only if the CEN bit has been previously set by software. However trigger mode can set the CEN bit automatically by hardware.

CEN is cleared automatically in one-pulse mode, when an update event occurs.

16.4.2 TIMx control register 2 (TIMx_CR2)

Address offset: 0x04

Reset value: 0x0000

1514131211109876543210
Res.Res.Res.Res.Res.Res.Res.Res.TI1SMMS[2:0]CCDSRes.Res.
rwrwrw

Bits 15:8 Reserved, must be kept at reset value.

Bit 7 TI1S : TI1 selection

0: The TIMx_CH1 pin is connected to TI1 input

1: The TIMx_CH1, CH2 and CH3 pins are connected to the TI1 input (XOR combination)

Bits 6:4 MMS : Master mode selection

These bits allow to select the information to be sent in master mode to slave timers for synchronization (TRGO). The combination is as follows:

000: Reset - the UG bit from the TIMx_EGR register is used as trigger output (TRGO). If the reset is generated by the trigger input (slave mode controller configured in reset mode) then the signal on TRGO is delayed compared to the actual reset.

001: Enable - the Counter enable signal, CNT_EN, is used as trigger output (TRGO). It is useful to start several timers at the same time or to control a window in which a slave timer is enabled. The Counter Enable signal is generated by a logic OR between CEN control bit and the trigger input when configured in gated mode.

When the Counter Enable signal is controlled by the trigger input, there is a delay on TRGO, except if the master/slave mode is selected (see the MSM bit description in TIMx_SMCR register).

010: Update - The update event is selected as trigger output (TRGO). For instance a master timer can then be used as a prescaler for a slave timer.

011: Compare Pulse - The trigger output send a positive pulse when the CC1IF flag is to be set (even if it was already high), as soon as a capture or a compare match occurred. (TRGO)

100: Compare - OC1REF signal is used as trigger output (TRGO)

101: Compare - OC2REF signal is used as trigger output (TRGO)

110: Compare - OC3REF signal is used as trigger output (TRGO)

111: Compare - OC4REF signal is used as trigger output (TRGO)

Note: The clock of the slave timer or ADC must be enabled prior to receiving events from the master timer, and must not be changed on-the-fly while triggers are received from the master timer.

Bit 3 CCDS : Capture/compare DMA selection

0: CCx DMA request sent when CCx event occurs

1: CCx DMA requests sent when update event occurs

Bits 2:0 Reserved, must be kept at reset value.

16.4.3 TIMx slave mode control register (TIMx_SMCR)

Address offset: 0x08

Reset value: 0x0000

1514131211109876543210
ETPECEETPS[1:0]ETF[3:0]MSMTS[2:0]Res.SMS[2:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bit 15 ETP : External trigger polarity

This bit selects whether ETR or ETR is used for trigger operations

0: ETR is noninverted, active at high level or rising edge

1: ETR is inverted, active at low level or falling edge

Bit 14 ECE : External clock enable

This bit enables External clock mode 2.

0: External clock mode 2 disabled

1: External clock mode 2 enabled. The counter is clocked by any active edge on the ETRF signal.

1: Setting the ECE bit has the same effect as selecting external clock mode 1 with TRGI connected to ETRF (SMS=111 and TS=111).

2: It is possible to simultaneously use external clock mode 2 with the following slave modes: reset mode, gated mode and trigger mode. Nevertheless, TRGI must not be connected to ETRF in this case (TS bits must not be 111).

3: If external clock mode 1 and external clock mode 2 are enabled at the same time, the external clock input is ETRF.

Bits 13:12 ETPS : External trigger prescaler

External trigger signal ETRP frequency must be at most 1/4 of CK_INT frequency. A prescaler can be enabled to reduce ETRP frequency. It is useful when inputting fast external clocks.

00: Prescaler OFF

01: ETRP frequency divided by 2

10: ETRP frequency divided by 4

11: ETRP frequency divided by 8

Bits 11:8 ETF[3:0] : External trigger filter

This bit-field then defines the frequency used to sample ETRP signal and the length of the digital filter applied to ETRP. The digital filter is made of an event counter in which N consecutive events are needed to validate a transition on the output:

0000: No filter, sampling is done at \( f_{DTS} \)

0001: \( f_{SAMPLING}=f_{CK\_INT} \) , N=2

0010: \( f_{SAMPLING}=f_{CK\_INT} \) , N=4

0011: \( f_{SAMPLING}=f_{CK\_INT} \) , N=8

0100: \( f_{SAMPLING}=f_{DTS}/2 \) , N=6

0101: \( f_{SAMPLING}=f_{DTS}/2 \) , N=8

0110: \( f_{SAMPLING}=f_{DTS}/4 \) , N=6

0111: \( f_{SAMPLING}=f_{DTS}/4 \) , N=8

1000: \( f_{SAMPLING}=f_{DTS}/8 \) , N=6

1001: \( f_{SAMPLING}=f_{DTS}/8 \) , N=8

1010: \( f_{SAMPLING}=f_{DTS}/16 \) , N=5

1011: \( f_{SAMPLING}=f_{DTS}/16 \) , N=6

1100: \( f_{SAMPLING}=f_{DTS}/16 \) , N=8

1101: \( f_{SAMPLING}=f_{DTS}/32 \) , N=5

1110: \( f_{SAMPLING}=f_{DTS}/32 \) , N=6

1111: \( f_{SAMPLING}=f_{DTS}/32 \) , N=8

Bit 7 MSM : Master/Slave mode

0: No action

1: The effect of an event on the trigger input (TRGI) is delayed to allow a perfect synchronization between the current timer and its slaves (through TRGO). It is useful if we want to synchronize several timers on a single external event.

Bits 6:4 TS : Trigger selection

This bit-field selects the trigger input to be used to synchronize the counter.

000: Internal Trigger 0 (ITR0).

001: Internal Trigger 1 (ITR1).

010: Internal Trigger 2 (ITR2).

011: Internal Trigger 3 (ITR3).

100: TI1 Edge Detector (TI1F_ED)

101: Filtered Timer Input 1 (TI1FP1)

110: Filtered Timer Input 2 (TI2FP2)

111: External Trigger input (ETRF)

See Table 45: TIMx internal trigger connection on page 349 for more details on ITRx meaning for each Timer.

Note: These bits must be changed only when they are not used (e.g. when SMS=000) to avoid wrong edge detections at the transition.

Bit 3 Reserved, must be kept at '1'.

Bits 2:0 SMS : Slave mode selection

When external signals are selected the active edge of the trigger signal (TRGI) is linked to the polarity selected on the external input (see Input Control register and Control Register description).

000: Slave mode disabled - if CEN = '1' then the prescaler is clocked directly by the internal clock.

001: Encoder mode 1 - Counter counts up/down on TI2FP1 edge depending on TI1FP2 level.

010: Encoder mode 2 - Counter counts up/down on TI1FP2 edge depending on TI2FP1 level.

011: Encoder mode 3 - Counter counts up/down on both TI1FP1 and TI2FP2 edges depending on the level of the other input.

100: Reset Mode - Rising edge of the selected trigger input (TRGI) reinitializes the counter and generates an update of the registers.

101: Gated Mode - The counter clock is enabled when the trigger input (TRGI) is high. The counter stops (but is not reset) as soon as the trigger becomes low. Both start and stop of the counter are controlled.

110: Trigger Mode - The counter starts at a rising edge of the trigger TRGI (but it is not reset). Only the start of the counter is controlled.

111: External Clock Mode 1 - Rising edges of the selected trigger (TRGI) clock the counter.

Note: The gated mode must not be used if TI1F_ED is selected as the trigger input (TS=100). Indeed, TI1F_ED outputs 1 pulse for each transition on TI1F, whereas the gated mode checks the level of the trigger signal.

The clock of the slave timer must be enabled prior to receiving events from the master timer, and must not be changed on-the-fly while triggers are received from the master timer."

Table 45. TIMx internal trigger connection

Slave TIMITR0 (TS = 000)ITR1 (TS = 001)ITR2 (TS = 010)ITR3 (TS = 011)
TIM2TIM19TIM15TIM3TIM14 OC1
TIM3TIM19TIM2TIM5TIM14 OC1
TIM4TIM19TIM2TIM3TIM15
TIM5TIM2TIM3TIM4TIM15
TIM19TIM2TIM3TIM15TIM16 OC1

16.4.4 TIMx DMA/Interrupt enable register (TIMx_DIER)

Address offset: 0x0C

Reset value: 0x0000

1514131211109876543210
Res.TDERes.CC4DECC3DECC2DECC1DEUDERes.TIERes.CC4IECC3IECC2IECC1IEUIE
rwrwrwrwrwrwrwrwrwrwrwrw

Bit 15 Reserved, must be kept at reset value.

Bit 14 TDE : Trigger DMA request enable

0: Trigger DMA request disabled.

1: Trigger DMA request enabled.

Bit 13 Reserved, always read as 0

Bit 12 CC4DE : Capture/Compare 4 DMA request enable

0: CC4 DMA request disabled.

1: CC4 DMA request enabled.

Bit 11 CC3DE : Capture/Compare 3 DMA request enable

0: CC3 DMA request disabled.

1: CC3 DMA request enabled.

Bit 10 CC2DE : Capture/Compare 2 DMA request enable

0: CC2 DMA request disabled.

1: CC2 DMA request enabled.

Bit 9 CC1DE : Capture/Compare 1 DMA request enable

0: CC1 DMA request disabled.

1: CC1 DMA request enabled.

Bit 8 UDE : Update DMA request enable

0: Update DMA request disabled.

1: Update DMA request enabled.

Bit 7 Reserved, must be kept at reset value.

Bit 6 TIE : Trigger interrupt enable

0: Trigger interrupt disabled.

1: Trigger interrupt enabled.

Bit 5 Reserved, must be kept at reset value.

Bit 4 CC4IE : Capture/Compare 4 interrupt enable

0: CC4 interrupt disabled.

1: CC4 interrupt enabled.

Bit 3 CC3IE : Capture/Compare 3 interrupt enable

0: CC3 interrupt disabled

1: CC3 interrupt enabled

Bit 2 CC2IE : Capture/Compare 2 interrupt enable

0: CC2 interrupt disabled

1: CC2 interrupt enabled

Bit 1 CC1IE : Capture/Compare 1 interrupt enable

0: CC1 interrupt disabled

1: CC1 interrupt enabled

Bit 0 UIE : Update interrupt enable

0: Update interrupt disabled

1: Update interrupt enabled

16.4.5 TIMx status register (TIMx_SR)

Address offset: 0x10

Reset value: 0x0000

1514131211109876543210
Res.Res.Res.CC4OFCC3OFCC2OFCC1OFRes.Res.TIFRes.CC4IFCC3IFCC2IFCC1IFUIF
rc_w0rc_w0rc_w0rc_w0rc_w0rc_w0rc_w0rc_w0rc_w0rc_w0

Bits 15:13 Reserved, must be kept at reset value.

Bit 12 CC4OF : Capture/Compare 4 overcapture flag
refer to CC1OF description

Bit 11 CC3OF : Capture/Compare 3 overcapture flag
refer to CC1OF description

Bit 10 CC2OF : Capture/compare 2 overcapture flag
refer to CC1OF description

Bit 9 CC1OF : Capture/Compare 1 overcapture flag

This flag is set by hardware only when the corresponding channel is configured in input capture mode. It is cleared by software by writing it to '0'.

0: No overcapture has been detected

1: The counter value has been captured in TIMx_CCR1 register while CC1IF flag was already set

Bits 8:7 Reserved, must be kept at reset value.

Bit 6 TIF : Trigger interrupt flag

This flag is set by hardware on trigger event (active edge detected on TRGI input when the slave mode controller is enabled in all modes but gated mode. It is set when the counter starts or stops when gated mode is selected. It is cleared by software.

0: No trigger event occurred

1: Trigger interrupt pending

Bit 5 Reserved, must be kept at reset value.

Bit 4 CC4IF : Capture/Compare 4 interrupt flag
refer to CC1IF description

Bit 3 CC3IF : Capture/Compare 3 interrupt flag
refer to CC1IF description

Bit 2 CC2IF : Capture/Compare 2 interrupt flag
refer to CC1IF description

Bit 1 CC1IF : Capture/compare 1 interrupt flag
If channel CC1 is configured as output:

This flag is set by hardware when the counter matches the compare value, with some exception in center-aligned mode (refer to the CMS bits in the TIMx_CR1 register description). It is cleared by software.

0: No match

1: The content of the counter TIMx_CNT matches the content of the TIMx_CCR1 register. When the contents of TIMx_CCR1 are greater than the contents of TIMx_ARR, the CC1IF bit goes high on the counter overflow (in upcounting and up/down-counting modes) or underflow (in downcounting mode)

If channel CC1 is configured as input:

This bit is set by hardware on a capture. It is cleared by software or by reading the TIMx_CCR1 register.

0: No input capture occurred

1: The counter value has been captured in TIMx_CCR1 register (An edge has been detected on IC1 which matches the selected polarity)

Bit 0 UIF : Update interrupt flag

" This bit is set by hardware on an update event. It is cleared by software.

0: No update occurred.

1: Update interrupt pending. This bit is set by hardware when the registers are updated:

" At overflow or underflow (for TIM2 to TIM5 and TIM19) and if UDIS=0 in the TIMx_CR1 register.

" When CNT is reinitialized by software using the UG bit in TIMx_EGR register, if URS=0 and UDIS=0 in the TIMx_CR1 register.

When CNT is reinitialized by a trigger event (refer to the synchro control register description), if URS=0 and UDIS=0 in the TIMx_CR1 register.

16.4.6 TIMx event generation register (TIMx_EGR)

Address offset: 0x14

Reset value: 0x0000

1514131211109876543210
Res.Res.Res.Res.Res.Res.Res.Res.Res.TGRes.CC4GCC3GCC2GCC1GUG
wwwwww

Bits 15:7 Reserved, must be kept at reset value.

Bit 6 TG : Trigger generation

This bit is set by software in order to generate an event, it is automatically cleared by hardware.

0: No action

1: The TIF flag is set in TIMx_SR register. Related interrupt or DMA transfer can occur if enabled.

Bit 5 Reserved, must be kept at reset value.

Bit 4 CC4G : Capture/compare 4 generation

refer to CC1G description

Bit 3 CC3G : Capture/compare 3 generation

refer to CC1G description

Bit 2 CC2G : Capture/compare 2 generation

refer to CC1G description

Bit 1 CC1G : Capture/compare 1 generation

This bit is set by software in order to generate an event, it is automatically cleared by hardware.

0: No action

1: A capture/compare event is generated on channel 1:

If channel CC1 is configured as output:

CC1IF flag is set, Corresponding interrupt or DMA request is sent if enabled.

If channel CC1 is configured as input:

The current value of the counter is captured in TIMx_CCR1 register. The CC1IF flag is set, the corresponding interrupt or DMA request is sent if enabled. The CC1OF flag is set if the CC1IF flag was already high.

Bit 0 UG : Update generation

This bit can be set by software, it is automatically cleared by hardware.

0: No action

1: Re-initialize the counter and generates an update of the registers. Note that the prescaler counter is cleared too (anyway the prescaler ratio is not affected). The counter is cleared if the center-aligned mode is selected or if DIR=0 (upcounting), else it takes the auto-reload value (TIMx_ARR) if DIR=1 (downcounting).

16.4.7 TIMx capture/compare mode register 1 (TIMx_CCMR1)

Address offset: 0x18

Reset value: 0x0000

The channels can be used in input (capture mode) or in output (compare mode). The direction of a channel is defined by configuring the corresponding CCxS bits. All the other bits of this register have a different function in input and in output mode. For a given bit, OCxx describes its function when the channel is configured in output, ICxx describes its function when the channel is configured in input. So one must take care that the same bit can have a different meaning for the input stage and for the output stage.

1514131211109876543210
OC2CEOC2M[2:0]OC2PEOC2FECC2S[1:0]OC1CEOC1M[2:0]OC1PEOC1FECC1S[1:0]
IC2F[3:0]IC2PSC[1:0]IC1F[3:0]IC1PSC[1:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Output compare mode

Bit 15 OC2CE : Output compare 2 clear enable

Bits 14:12 OC2M[2:0] : Output compare 2 mode

Bit 11 OC2PE : Output compare 2 preload enable

Bit 10 OC2FE : Output compare 2 fast enable

Bits 9:8 CC2S[1:0] : Capture/Compare 2 selection

This bit-field defines the direction of the channel (input/output) as well as the used input.

00: CC2 channel is configured as output

01: CC2 channel is configured as input, IC2 is mapped on TI2

10: CC2 channel is configured as input, IC2 is mapped on TI1

11: CC2 channel is configured as input, IC2 is mapped on TRC. This mode is working only if an internal trigger input is selected through the TS bit (TIMx_SMCR register)

Note: CC2S bits are writable only when the channel is OFF (CC2E = 0 in TIMx_CCER).

Bit 7 OC1CE : Output compare 1 clear enable

OC1CE: Output Compare 1 Clear Enable

0: OC1Ref is not affected by the ETRF input

1: OC1Ref is cleared as soon as a High level is detected on ETRF input

Bits 6:4 OC1M : Output compare 1 mode

These bits define the behavior of the output reference signal OC1REF from which OC1 and OC1N are derived. OC1REF is active high whereas OC1 and OC1N active level depends on CC1P and CC1NP bits.

000: Frozen - The comparison between the output compare register TIMx_CCR1 and the counter TIMx_CNT has no effect on the outputs. (this mode is used to generate a timing base).

001: Set channel 1 to active level on match. OC1REF signal is forced high when the counter TIMx_CNT matches the capture/compare register 1 (TIMx_CCR1).

010: Set channel 1 to inactive level on match. OC1REF signal is forced low when the counter TIMx_CNT matches the capture/compare register 1 (TIMx_CCR1).

011: Toggle - OC1REF toggles when TIMx_CNT=TIMx_CCR1.

100: Force inactive level - OC1REF is forced low.

101: Force active level - OC1REF is forced high.

110: PWM mode 1 - In upcounting, channel 1 is active as long as TIMx_CNT < TIMx_CCR1 else inactive. In downcounting, channel 1 is inactive (OC1REF=0) as long as TIMx_CNT > TIMx_CCR1 else active (OC1REF=1).

111: PWM mode 2 - In upcounting, channel 1 is inactive as long as TIMx_CNT < TIMx_CCR1 else active. In downcounting, channel 1 is active as long as TIMx_CNT > TIMx_CCR1 else inactive.

Note: In PWM mode 1 or 2, the OCREF level changes only when the result of the comparison changes or when the output compare mode switches from “frozen” mode to “PWM” mode.

Note: These bits can not be modified as long as LOCK level 3 has been programmed (LOCK bits in TIMx_BDTR register) and CC1S=00 (the channel is configured in output).

Bit 3 OC1PE : Output compare 1 preload enable

0: Preload register on TIMx_CCR1 disabled. TIMx_CCR1 can be written at anytime, the new value is taken in account immediately.

1: Preload register on TIMx_CCR1 enabled. Read/Write operations access the preload register. TIMx_CCR1 preload value is loaded in the active register at each update event.

Note: The PWM mode can be used without validating the preload register only in one-pulse mode (OPM bit set in TIMx_CR1 register). Else the behavior is not guaranteed.

Note: These bits can not be modified as long as LOCK level 3 has been programmed (LOCK bits in TIMx_BDTR register) and CC1S=00 (the channel is configured in output).

Bit 2 OC1FE : Output compare 1 fast enable

This bit is used to accelerate the effect of an event on the trigger in input on the CC output.

0: CC1 behaves normally depending on counter and CCR1 values even when the trigger is ON. The minimum delay to activate CC1 output when an edge occurs on the trigger input is 5 clock cycles.

1: An active edge on the trigger input acts like a compare match on CC1 output. Then, OC is set to the compare level independently from the result of the comparison. Delay to sample the trigger input and to activate CC1 output is reduced to 3 clock cycles. OCFE acts only if the channel is configured in PWM1 or PWM2 mode.

Bits 1:0 CC1S : Capture/Compare 1 selection

This bit-field defines the direction of the channel (input/output) as well as the used input.

00: CC1 channel is configured as output.

01: CC1 channel is configured as input, IC1 is mapped on TI1.

10: CC1 channel is configured as input, IC1 is mapped on TI2.

11: CC1 channel is configured as input, IC1 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (TIMx_SMCR register)

Note: CC1S bits are writable only when the channel is OFF (CC1E = 0 in TIMx_CCER).

Input capture mode

Bits 15:12 IC2F : Input capture 2 filter

Bits 11:10 IC2PSC[1:0] : Input capture 2 prescaler

Bits 9:8 CC2S : Capture/compare 2 selection

This bit-field defines the direction of the channel (input/output) as well as the used input.

00: CC2 channel is configured as output.

01: CC2 channel is configured as input, IC2 is mapped on TI2.

10: CC2 channel is configured as input, IC2 is mapped on TI1.

11: CC2 channel is configured as input, IC2 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (TIMx_SMCR register)

Note: CC2S bits are writable only when the channel is OFF (CC2E = 0 in TIMx_CCER).

Bits 7:4 IC1F : Input capture 1 filter

This bit-field defines the frequency used to sample TI1 input and the length of the digital filter applied to TI1. The digital filter is made of an event counter in which N consecutive events are needed to validate a transition on the output:

0000: No filter, sampling is done at \( f_{DTS} \)1000: \( f_{SAMPLING}=f_{DTS}/8 \) , N=6
0001: \( f_{SAMPLING}=f_{CK\_INT} \) , N=21001: \( f_{SAMPLING}=f_{DTS}/8 \) , N=8
0010: \( f_{SAMPLING}=f_{CK\_INT} \) , N=41010: \( f_{SAMPLING}=f_{DTS}/16 \) , N=5
0011: \( f_{SAMPLING}=f_{CK\_INT} \) , N=81011: \( f_{SAMPLING}=f_{DTS}/16 \) , N=6
0100: \( f_{SAMPLING}=f_{DTS}/2 \) , N=61100: \( f_{SAMPLING}=f_{DTS}/16 \) , N=8
0101: \( f_{SAMPLING}=f_{DTS}/2 \) , N=81101: \( f_{SAMPLING}=f_{DTS}/32 \) , N=5
0110: \( f_{SAMPLING}=f_{DTS}/4 \) , N=61110: \( f_{SAMPLING}=f_{DTS}/32 \) , N=6
0111: \( f_{SAMPLING}=f_{DTS}/4 \) , N=81111: \( f_{SAMPLING}=f_{DTS}/32 \) , N=8

Bits 3:2 IC1PSC : Input capture 1 prescaler

This bit-field defines the ratio of the prescaler acting on CC1 input (IC1).

The prescaler is reset as soon as CC1E=0 (TIMx_CCER register).

00: no prescaler, capture is done each time an edge is detected on the capture input

01: capture is done once every 2 events

10: capture is done once every 4 events

11: capture is done once every 8 events

Bits 1:0 CC1S : Capture/Compare 1 selection

This bit-field defines the direction of the channel (input/output) as well as the used input.

00: CC1 channel is configured as output

01: CC1 channel is configured as input, IC1 is mapped on TI1

10: CC1 channel is configured as input, IC1 is mapped on TI2

11: CC1 channel is configured as input, IC1 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (TIMx_SMCR register)

Note: CC1S bits are writable only when the channel is OFF (CC1E = 0 in TIMx_CCER).

16.4.8 TIMx capture/compare mode register 2 (TIMx_CCMR2)

Address offset: 0x1C

Reset value: 0x0000

Refer to the above CCMR1 register description.

1514131211109876543210
OC4CEOC4M[2:0]OC4PEOC4FECC4S[1:0]OC3CEOC3M[2:0]OC3PEOC3FECC3S[1:0]
IC4F[3:0]IC4PSC[1:0]IC3F[3:0]IC3PSC[1:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Output compare mode

Bit 15 OC4CE : Output compare 4 clear enable

Bits 14:12 OC4M : Output compare 4 mode

Bit 11 OC4PE : Output compare 4 preload enable

Bit 10 OC4FE : Output compare 4 fast enable

Bits 9:8 CC4S : Capture/Compare 4 selection

This bit-field defines the direction of the channel (input/output) as well as the used input.

00: CC4 channel is configured as output

01: CC4 channel is configured as input, IC4 is mapped on TI4

10: CC4 channel is configured as input, IC4 is mapped on TI3

11: CC4 channel is configured as input, IC4 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (TIMx_SMCR register)

Note: CC4S bits are writable only when the channel is OFF (OC4E = 0 in TIMx_CCER).

Bit 7 OC3CE : Output compare 3 clear enable

Bits 6:4 OC3M : Output compare 3 mode

Bit 3 OC3PE : Output compare 3 preload enable

Bit 2 OC3FE : Output compare 3 fast enable

Bits 1:0 CC3S : Capture/Compare 3 selection

This bit-field defines the direction of the channel (input/output) as well as the used input.

00: CC3 channel is configured as output

01: CC3 channel is configured as input, IC3 is mapped on TI3

10: CC3 channel is configured as input, IC3 is mapped on TI4

11: CC3 channel is configured as input, IC3 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (TIMx_SMCR register)

Note: CC3S bits are writable only when the channel is OFF (OC3E = 0 in TIMx_CCER).

Input capture mode

Bits 15:12 IC4F : Input capture 4 filter

Bits 11:10 IC4PSC : Input capture 4 prescaler

Bits 9:8 CC4S : Capture/Compare 4 selection

This bit-field defines the direction of the channel (input/output) as well as the used input.

00: CC4 channel is configured as output

01: CC4 channel is configured as input, IC4 is mapped on TI4

10: CC4 channel is configured as input, IC4 is mapped on TI3

11: CC4 channel is configured as input, IC4 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (TIMx_SMCR register)

Note: CC4S bits are writable only when the channel is OFF (CC4E = 0 in TIMx_CCER).

Bits 7:4 IC3F : Input capture 3 filter

Bits 3:2 IC3PSC : Input capture 3 prescaler

Bits 1:0 CC3S : Capture/Compare 3 selection

This bit-field defines the direction of the channel (input/output) as well as the used input.

00: CC3 channel is configured as output

01: CC3 channel is configured as input, IC3 is mapped on TI3

10: CC3 channel is configured as input, IC3 is mapped on TI4

11: CC3 channel is configured as input, IC3 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (TIMx_SMCR register)

Note: CC3S bits are writable only when the channel is OFF (CC3E = 0 in TIMx_CCER).

16.4.9 TIMx capture/compare enable register (TIMx_CCER)

Address offset: 0x20

Reset value: 0x0000

1514131211109876543210
CC4NPRes.CC4PCC4ECC3NPRes.CC3PCC3ECC2NPRes.CC2PCC2ECC1NPRes.CC1PCC1E
rwrwrwrwrwrwrwrwrwrwrwrw

Bit 15 CC4NP : Capture/Compare 4 output Polarity.

Refer to CC1NP description

Bit 14 Reserved, must be kept at reset value.

Bit 13 CC4P : Capture/Compare 4 output Polarity.

refer to CC1P description

Bit 12 CC4E : Capture/Compare 4 output enable.

refer to CC1E description

Bit 11 CC3NP : Capture/Compare 3 output Polarity.

refer to CC1NP description

Bit 10 Reserved, must be kept at reset value.

Bit 9 CC3P : Capture/Compare 3 output Polarity.

refer to CC1P description

Bit 8 CC3E : Capture/Compare 3 output enable.

refer to CC1E description

  1. Bit 7 CC2NP : Capture/Compare 2 output Polarity.
    refer to CC1NP description
  2. Bit 6 Reserved, must be kept at reset value.
  3. Bit 5 CC2P : Capture/Compare 2 output Polarity.
    refer to CC1P description
  4. Bit 4 CC2E : Capture/Compare 2 output enable.
    refer to CC1E description
  5. Bit 3 CC1NP : Capture/Compare 1 output Polarity.
    CC1 channel configured as output:
    CC1NP must be kept cleared in this case.
    CC1 channel configured as input:
    This bit is used in conjunction with CC1P to define TI1FP1/TI2FP1 polarity. refer to CC1P description.
  6. Bit 2 Reserved, must be kept at reset value.
  7. Bit 1 CC1P : Capture/Compare 1 output Polarity.
    CC1 channel configured as output:
    0: OC1 active high
    1: OC1 active low
    CC1 channel configured as input:
    CC1NP/CC1P bits select TI1FP1 and TI2FP1 polarity for trigger or capture operations.
    00: noninverted/rising edge
    Circuit is sensitive to TIxFP1 rising edge (capture, trigger in reset, external clock or trigger mode), TIxFP1 is not inverted (trigger in gated mode, encoder mode).
    01: inverted/falling edge
    Circuit is sensitive to TIxFP1 falling edge (capture, trigger in reset, external clock or trigger mode), TIxFP1 is inverted (trigger in gated mode, encoder mode).
    10: reserved, do not use this configuration.
    11: noninverted/both edges
    Circuit is sensitive to both TIxFP1 rising and falling edges (capture, trigger in reset, external clock or trigger mode), TIxFP1 is not inverted (trigger in gated mode). This configuration must not be used for encoder mode.
  8. Bit 0 CC1E : Capture/Compare 1 output enable.
    CC1 channel configured as output:
    0: Off - OC1 is not active
    1: On - OC1 signal is output on the corresponding output pin
    CC1 channel configured as input:
    This bit determines if a capture of the counter value can actually be done into the input capture/compare register 1 (TIMx_CCR1) or not.
    0: Capture disabled
    1: Capture enabled
Table 46. Output control bit for standard OCx channels
CCxE bitOCx output state
0Output Disabled (OCx=0, OCx_EN=0)
1OCx=OCxREF + Polarity, OCx_EN=1

Note: The state of the external I/O pins connected to the standard OCx channels depends on the OCx channel state and the GPIO registers.

16.4.10 TIMx counter (TIMx_CNT)

Address offset: 0x24

Reset value: 0x0000 0000

31302928272625242322212019181716
CNT[31:16] (depending on timers)
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw
1514131211109876543210
CNT[15:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 31:16 CNT[31:16] : High counter value (on TIM2 and TIM5).

Bits 15:0 CNT[15:0] : Low counter value

16.4.11 TIMx prescaler (TIMx_PSC)

Address offset: 0x28

Reset value: 0x0000

1514131211109876543210
PSC[15:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 15:0 PSC[15:0] : Prescaler value

The counter clock frequency (CK_CNT) is equal to \( f_{CK\_PSC} / (PSC[15:0] + 1) \) .

PSC contains the value to be loaded in the active prescaler register at each update event (including when the counter is cleared through UG bit of TIMx_EGR register or through trigger controller when configured in “reset mode”).

16.4.12 TIMx auto-reload register (TIMx_ARR)

Address offset: 0x2C

Reset value: 0xFFFF FFFF

31302928272625242322212019181716
ARR[31:16] (depending on timers)
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw
1514131211109876543210
ARR[15:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 31:16 ARR[31:16] : High auto-reload value (on TIM2 and TIM5).

Bits 15:0 ARR[15:0] : Low Auto-reload value

ARR is the value to be loaded in the actual auto-reload register.

Refer to the Section 16.3.1: Time-base unit on page 304 for more details about ARR update and behavior.

The counter is blocked while the auto-reload value is null.

16.4.13 TIMx capture/compare register 1 (TIMx_CCR1)

Address offset: 0x34

Reset value: 0x0000 0000

31302928272625242322212019181716
CCR1[31:16] (depending on timers)
rw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/r

1514131211109876543210
CCR1[15:0]
rw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/r

Bits 31:16 CCR1[31:16] : High Capture/Compare 1 value (on TIM2 and TIM5).

Bits 15:0 CCR1[15:0] : Low Capture/Compare 1 value

If channel CC1 is configured as output:

CCR1 is the value to be loaded in the actual capture/compare 1 register (preload value). It is loaded permanently if the preload feature is not selected in the TIMx_CCMR1 register (bit OC1PE). Else the preload value is copied in the active capture/compare 1 register when an update event occurs.

The active capture/compare register contains the value to be compared to the counter TIMx_CNT and signaled on OC1 output.

If channel CC1 is configured as input:

CCR1 is the counter value transferred by the last input capture 1 event (IC1). The TIMx_CCR1 register is read-only and cannot be programmed.

16.4.14 TIMx capture/compare register 2 (TIMx_CCR2)

Address offset: 0x38

Reset value: 0x0000 0000

31302928272625242322212019181716
CCR2[31:16] (depending on timers)
rw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/r

1514131211109876543210
CCR2[15:0]
rw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/r

Bits 31:16 CCR2[31:16] : High Capture/Compare 2 value (on TIM2 and TIM5).

Bits 15:0 CCR2[15:0] : Low Capture/Compare 2 value

If channel CC2 is configured as output:

CCR2 is the value to be loaded in the actual capture/compare 2 register (preload value).

It is loaded permanently if the preload feature is not selected in the TIMx_CCMR2 register (bit OC2PE). Else the preload value is copied in the active capture/compare 2 register when an update event occurs.

The active capture/compare register contains the value to be compared to the counter TIMx_CNT and signalled on OC2 output.

If channel CC2 is configured as input:

CCR2 is the counter value transferred by the last input capture 2 event (IC2). The TIMx_CCR2 register is read-only and cannot be programmed.

16.4.15 TIMx capture/compare register 3 (TIMx_CCR3)

Address offset: 0x3C

Reset value: 0x0000 0000

31302928272625242322212019181716
CCR3[31:16] (depending on timers)
rw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/r
1514131211109876543210
CCR3[15:0]
rw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/r

Bits 31:16 CCR3[31:16] : High Capture/Compare 3 value (on TIM2 and TIM5).

Bits 15:0 CCR3[15:0] : Low Capture/Compare value

If channel CC3 is configured as output:

CCR3 is the value to be loaded in the actual capture/compare 3 register (preload value). It is loaded permanently if the preload feature is not selected in the TIMx_CCMR3 register (bit OC3PE). Else the preload value is copied in the active capture/compare 3 register when an update event occurs.

The active capture/compare register contains the value to be compared to the counter TIMx_CNT and signalled on OC3 output.

If channel CC3 is configured as input:

CCR3 is the counter value transferred by the last input capture 3 event (IC3). The TIMx_CCR3 register is read-only and cannot be programmed.

16.4.16 TIMx capture/compare register 4 (TIMx_CCR4)

Address offset: 0x40

Reset value: 0x0000 0000

31302928272625242322212019181716
CCR4[31:16] (depending on timers)
rw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/r
1514131211109876543210
CCR4[15:0]
rw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/rrw/r

Bits 31:16 CCR4[31:16] : High Capture/Compare 4 value (on TIM2 and TIM5).

Bits 15:0 CCR4[15:0] : Low Capture/Compare value

If CC4 channel is configured as output (CC4S bits):

CCR4 is the value to be loaded in the actual capture/compare 4 register (preload value). It is loaded permanently if the preload feature is not selected in the TIMx_CCMR4 register (bit OC4PE). Else the preload value is copied in the active capture/compare 4 register when an update event occurs.

The active capture/compare register contains the value to be compared to the counter TIMx_CNT and signalled on OC4 output.

If CC4 channel is configured as input (CC4S bits in TIMx_CCMR4 register):

CCR4 is the counter value transferred by the last input capture 4 event (IC4). The TIMx_CCR4 register is read-only and cannot be programmed.

16.4.17 TIMx DMA control register (TIMx_DCR)

Address offset: 0x48

Reset value: 0x0000

1514131211109876543210
Res.Res.Res.DBL[4:0]Res.Res.Res.DBA[4:0]
rwrwrwrwrwrwrwrwrwrw

Bits 15:13 Reserved, must be kept at reset value.

Bits 12:8 DBL[4:0] : DMA burst length

This 5-bit vector defines the number of DMA transfers (the timer recognizes a burst transfer when a read or a write access is done to the TIMx_DMAR address).

00000: 1 transfer,

00001: 2 transfers,

00010: 3 transfers,

...

10001: 18 transfers.

Bits 7:5 Reserved, must be kept at reset value.

Bits 4:0 DBA[4:0] : DMA base address

This 5-bit vector defines the base-address for DMA transfers (when read/write access are done through the TIMx_DMAR address). DBA is defined as an offset starting from the address of the TIMx_CR1 register.

Example:

00000: TIMx_CR1,

00001: TIMx_CR2,

00010: TIMx_SMCR,

...

Example: Let us consider the following transfer: DBL = 7 transfers & DBA = TIMx_CR1. In this case the transfer is done to/from 7 registers starting from the TIMx_CR1 address.

16.4.18 TIMx DMA address for full transfer (TIMx_DMAR)

Address offset: 0x4C

Reset value: 0x0000

1514131211109876543210
DMAB[15:0]
rwrwrwrwrwrwrwrwrwrwrwrwrwrwrwrw

Bits 15:0 DMAB[15:0] : DMA register for burst accesses

A read or write operation to the DMAR register accesses the register located at the address
\( (\text{TIMx\_CR1 address}) + (\text{DBA} + \text{DMA index}) \times 4 \)

where TIMx_CR1 address is the address of the control register 1, DBA is the DMA base address configured in TIMx_DCR register, DMA index is automatically controlled by the DMA transfer, and ranges from 0 to DBL (DBL configured in TIMx_DCR).

Example of how to use the DMA burst feature

In this example the timer DMA burst feature is used to update the contents of the CCRx registers (x = 2, 3, 4) with the DMA transferring half words into the CCRx registers.

This is done in the following steps:

  1. 1. Configure the corresponding DMA channel as follows:
    • – DMA channel peripheral address is the DMAR register address
    • – DMA channel memory address is the address of the buffer in the RAM containing the data to be transferred by DMA into CCRx registers.
    • – Number of data to transfer = 3 (See note below).
    • – Circular mode disabled.
  2. 2. Configure the DCR register by configuring the DBA and DBL bit fields as follows:
    DBL = 3 transfers, DBA = 0xE.
  3. 3. Enable the TIMx update DMA request (set the UDE bit in the DIER register).
  4. 4. Enable TIMx
  5. 5. Enable the DMA channel

Note: This example is for the case where every CCRx register to be updated once. If every CCRx register is to be updated twice for example, the number of data to transfer should be 6. Let's take the example of a buffer in the RAM containing data1, data2, data3, data4, data5 and data6. The data is transferred to the CCRx registers as follows: on the first update DMA request, data1 is transferred to CCR2, data2 is transferred to CCR3, data3 is transferred to CCR4 and on the second update DMA request, data4 is transferred to CCR2, data5 is transferred to CCR3 and data6 is transferred to CCR4.

16.5 TIMx register map

TIMx registers are mapped as described in the table below:

Table 47. TIM2 to TIM15/19 register map and reset values

OffsetRegister313029282726252423222120191817161514131211109876543210
0x00TIMx_CR1Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.CKD [1:0]ARPECMS [1:0]DIROPMURSUDISCEN
Reset value0000000000
0x04TIMx_CR2Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.TI1SMMS[2:0]CCDSRes.Res.Res.Res.
Reset value00000
0x08TIMx_SMCRRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.ETPECEETPS [1:0]ETF[3:0]MSMTS[2:0]Res.SMS[2:0]
Reset value0000000000000000
0x0CTIMx_DIERRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.TDECOMDECC4DECC3DECC2DECC1DEUDERes.TIERes.CC4IECC3IECC2IECC1IEUIE
Reset value0000000000000
0x10TIMx_SRRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.CC4OFCC3OFCC2OFCC1OFRes.Res.TIFRes.CC4IFCC3IFCC2IFCC1IFUIF
Reset value0000000000
0x14TIMx_EGRRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.TGRes.CC4GCC3GCC2GCC1GUG
Reset value000000
0x18TIMx_CCMR1
Output Compare mode
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.OC2CEOC2M [2:0]OC2PEOC2FECC2S [1:0]OC1CEOC1M [2:0]OC1PEOC1FECC1S [1:0]
Reset value0000000000000000
TIMx_CCMR1
Input Capture mode
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.IC2F[3:0]IC2PSC [1:0]IC2S [1:0]IC1F[3:0]IC1PSC [1:0]IC1S [1:0]
Reset value0000000000000000
0x1CTIMx_CCMR2
Output Compare mode
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.OC4CEOC4M [2:0]OC4PEOC4FECC4S [1:0]OC3CEOC3M [2:0]OC3PEOC3FECC3S [1:0]
Reset value0000000000000000
TIMx_CCMR2
Input Capture mode
Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.IC4F[3:0]IC4PSC [1:0]IC4S [1:0]IC3F[3:0]IC3PSC [1:0]IC3S [1:0]
Reset value0000000000000000
0x20TIMx_CCERRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.CC4NPRes.CC4PCC4ECC3NPRes.CC3PCC3ECC2NPRes.CC2PCC2ECC1NPRes.CC1PCC1E
Reset value000000000000

Table 47. TIM2 to TIM15/19 register map and reset values (continued)

OffsetRegister313029282726252423222120191817161514131211109876543210
0x24TIMx_CNTCNT[31:16]
(TIM2 and TIM5 only, reserved on the other timers)
CNT[15:0]
Reset value00000000000000000000000000000000
0x28TIMx_PSCRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.PSC[15:0]
Reset value000000000000000
0x2CTIMx_ARRARR[31:16]
(TIM2 and TIM5 only, reserved on the other timers)
ARR[15:0]
Reset value1111111111111111111111111111111
0x30Res.
0x34TIMx_CCR1CCR1[31:16]
(TIM2 and TIM5 only, reserved on the other timers)
CCR1[15:0]
Reset value0000000000000000000000000000000
0x38TIMx_CCR2CCR2[31:16]
(TIM2 and TIM5 only, reserved on the other timers)
CCR2[15:0]
Reset value0000000000000000000000000000000
0x3CTIMx_CCR3CCR3[31:16]
(TIM2 and TIM5 only, reserved on the other timers)
CCR3[15:0]
Reset value0000000000000000000000000000000
0x40TIMx_CCR4CCR4[31:16]
(TIM2 and TIM5 only, reserved on the other timers)
CCR4[15:0]
Reset value0000000000000000000000000000000
0x44Res.
0x48TIMx_DCRRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.DBL[4:0]Res.Res.Res.DBA[4:0]
Reset value000000000
0x4CTIMx_DMARRes.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.Res.DMAB[15:0]
Reset value000000000000000
Refer to Section 2.2 on page 40 for the register boundary addresses.